Part Number Hot Search : 
TZA3044 58C256A 8104IBZ NDL4815S 1N1202A 2SC3871 AT428 BR1510
Product Description
Full Text Search
 

To Download XRT83SL38 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  exar corporation 48720 kato road, fremont ca, 94538 ? (510) 668-7000 ? fax (510) 668-7017 ? www.exar.com preliminary XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator october 2003 rev. p1.1.0 general description the XRT83SL38 is a fully integrated octal (eight channel) short-haul line interface unit for t1 (1.544mbps) 100 w , e1 (2.048mbps) 75 w or 120 w , or j1 110 w applications. in t1 applications, the XRT83SL38 can generate five transmit pulse shapes to meet the short-haul digital cross-connect (dsx-1) template requirements. it also provides programmable transmit pulse generators for each channel that can be used for output pulse shaping allowing performance improvement over a wide variety of conditions (the arbitrary pulse generators are available in both t1 and e1 modes). the XRT83SL38 provides both a parallel host microprocessor interface as well as a hardware mode for programming and control. both the b8zs and hdb3 encoding and decoding functions are selectable as well as ami. an on-chip crystal-less jitter attenuator with a 32 or 64 bit fifo can be placed either in the receive or the transmit path with loop bandwidths of less than 3hz. the XRT83SL38 provides a variety of loop-back and diagnostic features as well as transmit driver short circuit detection and receive loss of signal monitoring. it supports internal impedance matching for 75 w, 100 w, 110 w and 120 w for both transmitter and receiver. in the absence of the power supply, the transmit outputs and receive inputs are tri-stated allowing for redundancy applications the chip includes an integrated programmable clock multiplier that can synthesize t1 or e1 master clocks from a variety of external clock sources. applications ? t1 digital cross-connects (dsx-1) ? isdn primary rate interface ? csu/dsu e1/t1/j1 interface ? t1/e1/j1 lan/wan routers ? public switching systems and pbx interfaces ? t1/e1/j1 multiplexer and channel banks features (see page 2) f igure 1. b lock d iagram of the XRT83SL38 t1/e1/j1 liu (h ost m ode ) one of eight channels, channel_n - (n= 0:7) hw/host wr_r/w rd_ds ale-as cs rdy_dtack int ict tpos_n/tdata_n tneg_n/codes_n tclk_n rclk_n rneg_n/lcv_n rpos_n/rdata_n rlos_n rtip_n rring_n master clock synthesizer qrss pattern generator dmo_n ttip_n tring_n txon_n hdb3/ b8zs encoder tx/rx jitter attenuator timing control tx filter & pulse shaper line driver drive monitor local analog loopback remote loopback digital loopback hdb3/ b8zs decoder tx/rx jitter attenuator timing & data recovery peak detector & slicer qrss detector network loop detector rx equalizer equalizer control ais detector los detector lbo[3:0] loopback enable ja select nlcd enable qrss enable m pts1 m pts2 d[7:0] m pclk a[7:0] reset microprocessor controller test dfm taos enable mclke1 mclkt1 mclkout
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 2 features ? fully integrated eight channel short-haul transceiv- ers for e1,t1 or j1 applications ? programable transmit pulse shaper for e1,t1 or j1 short-haul interfaces ? five fixed transmit pulse settings for t1 short-haul applications plus a fully programmable waveform generator for transmit output pulse shaping avail- able for both t1 and e1 modes ? selectable receiver sensitivity from 0 to 36db cable loss ? receive monitor mode handles 0 to 29db resistive attenuation along with 0 to 6db of cable attenuation for e1 and 0 to 3db of cable attenuation for t1 modes ? supports 75 w and 120 w (e1), 100 w (t1) and 110 w (j1) applications ? internal and/or external impedance matching for 75 w , 100 w, 110 w and 120 w ? tri-state transmit output and receive input capabil- ity for redundancy applications ? provides high impedance for tx and rx during power off ? transmit return loss meets or exceeds etsi 300- 166 standard ? on-chip digital clock recovery circuit for high input jitter tolerance ? crystal-less digital jitter attenuator with 32-bit or 64- bit fifo selectable either in transmit or receive path ? on-chip frequency multiplier generates t1 or e1 master clocks from variety of external clock sources ? high receiver interference immunity ? on-chip transmit short-circuit protection and limit- ing, and driver fail monitor output (dmo) ? receive loss of signal (rlos) output ? on-chip hdb3/b8zs/ami encoder/decoder func- tions ? qrss pattern generator and detection for testing and monitoring ? error and bipolar violation insertion and detection ? receiver line attenuation indication output in 1db steps ? network loop-code detection for automatic loop- back activation/deactivation ? transmit all ones (taos) and in-band network loop up and down code generators ? supports local analog, remote, digital and dual loop-back modes ? meets or exceeds t1 and e1 short-haul network access specifications in itu g.703, g.775, g.736 f igure 2. b lock d iagram of the XRT83SL38 t1/e1/j1 liu (h ardware m ode ) one of eight channels, channel_n - (n=0 : 7) hw/host gauge jasel1 jasel0 rxtsel txtsel terselr xres0 rxres1 ict mclke1 mclkt1 clksel[2:0] tpos_n/tdata_n tneg_n/codes_n tclk_n rclk_n rneg_n/lcv_n rpos_n/rdata_n rlos_n rtip_n rring_n master clock synthesizer qrss pattern generator dmo_n ttip_n tring_n txon_n hdb3/ b8zs encoder tx/rx jitter attenuator timing control tx filter & pulse shaper line driver local analog loopback remote loopback digital loopback hdb3/ b8zs decoder tx/rx jitter attenuator timing & data recovery peak detector & slicer qrss detector network loop detector rx equalizer equalizer control ais detector los detector lbo[3:0] loopback enable ja select nlcd enable qrss enable harware control test reset tratio sr/dr eqc[4:0] tclke rclke rxmute ataos drive monitor dfm mclkout taos_n loop1_n loop0_n
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 3 and g.823; tr-tsy-000499; ansi t1.403 and t1.408; etsi 300-166 and at&t pub 62411 ? supports both hardware and host (parallel micro- processor) interface for programming ? programmable interrupt ? low power dissipation ? logic inputs accept either 3.3v or 5v levels ? single 3.3v supply operation ? 208 pin tqfp or 225 ball bga package ? -40c to +85c temperature range ordering information p art n umber p ackage o perating t emperature r ange XRT83SL38iv 208 lead tqfp (28 x 28 x 1.4mm) -40 c to +85 c XRT83SL38ib 225 ball bga -40 c to +85 c f igure 3. p in o ut of the XRT83SL38 XRT83SL38 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 rneg_3 / lcv_3 rclk_3 rlos_3 tneg_3 / codes_3 tpos_3 / tdata_3 tclk_3 tclk_2 tpos_2 / tdata_2 tneg_2 / codes_2 dmo_3 jasel0 jasel1 txon_0 txon_1 txon_2 txon_3 a[7] / loop1_3 a[6] / loop0_3 a[5] / loop1_2 a[4] / loop0_2 a[3] / loop1_1 a[2] / loop0_1 a[1] / loop1_0 a[0] / loop0_0 dvdd predriver dvdd driver dvdd dgnd dgnd driver dgnd predriver clksel0 clksel1 clksel2 w r_r/w / eqc0 rd_ds / eqc1 ale_as / eqc2 cs / eqc3 rdy_dtack / eqc4 taos_0 taos_1 taos_2 taos_3 dmo_0 tneg_1 / codes_1 tpos_1 / tdata_1 tclk_1 tclk_0 tpos_0 / tdata_0 tneg_0 / codes_0 rlos_0 rclk_0 rneg_0 / lcv_0 rpos_0 / rdata_0 rvdd_0 rtip_0 rring_0 rgnd_0 tgnd_0 ttip_0 tvdd_0 tring_0 dmo_1 tring_1 tvdd_1 ttip_1 tgnd_1 rgnd_1 rring_1 rtip_1 rvdd_1 rpos_1 / rdata_1 rneg_1 / lcv_1 rclk_1 rlos_1 mclkout vddpll_1 vddpll_2 mclke1 mclkt1 gndpll_1 gndpll_2 sr/dr rlos_5 rclk_5 rneg_5 / lcv_5 rpos_5 / rdata_5 rvdd_5 rtip_5 rring_5 rgnd_5 tgnd_5 ttip_5 tvdd_5 tring_5 dmo_5 tring_4 tvdd_4 ttip_4 tgnd_4 rgnd_4 rring_4 rtip_4 rvdd_4 rpos_4 / rdata_4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 rpos_3 / rdata_3 rvdd_3 rtip_3 rring_3 rgnd_3 tgnd_3 ttip_3 tvdd_3 tring_3 dmo_2 tring_2 tvdd_2 ttip_2 tgnd_2 rgnd_2 rring_2 rtip_2 rvdd_2 rpos_2 / rdata_2 rneg_2 / lcv_2 rclk_2 rlos_2 gauge pts1 / rclke agnd bias dgnd m p dvdd m p avdd bias pts2 / tclke int / tratio rlos_6 rclk_6 rneg_6 / lcv_6 rpos_6 / rdata_6 rvdd_6 rtip_6 rring_6 rgnd_6 tgnd_6 ttip_6 tvdd_6 tring_6 dmo_6 tring_7 tvdd_7 ttip_7 tgnd_7 rgnd_7 rring_7 rtip_7 rvdd_7 rpos_7 / rdata_7 156 155 154 153 152 151 150 149 148 147 146 145 144 143 142 141 140 139 138 137 136 135 134 133 132 131 130 129 128 127 126 125 124 123 122 121 120 119 118 117 116 115 114 113 112 111 110 109 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 rneg_7/lcv_7 rclk_7 rlos_7 tneg_7 / codes_7 tpos_7 / tdata_7 tclk_7 tclk_6 tpos_6 / tdata_6 tneg_6 / codes_6 dmo_7 m pclk / ataos txon_7 txon_6 txon_5 txon_4 rxmute ict test tersel0 tersel1 txtsel rxtsel rxres0 rxres1 hw_host dvdd dvdd dgnd dgnd reset d[0] / loop0_7 d[1] / loop1_7 d[2] / loop0_6 d[3] / loop1_6 d[4] / loop0_5 d[5] / loop1_5 d[6] / loop0_4 d[7] / loop1_4 taos_7 taos_6 taos_5 taos_4 dmo_4 tneg_5 / codes_5 tpos_5 / tdata_5 tclk_5 tclk_4 tpos_4 / tdata_4 tneg_4 / codes_4 rlos_4 rclk_4 rneg_4 / lcv_4
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 4 nc4 nc12 rtip_3 rring_3 nc11 rring_2 rtip_2 rneg_2 gauge dvddd_ p rtip_6 rring_6 nc10 nc9 rring_7 rtip_7 rvdd_7 nc3 18 rclk_3 rpos_3 tgnd_3 rgnd_3 tvdd_3 ttip_2 rgnd_2 dgnd_p agnd_bias avdd_bias rpos_6 rgnd_6 rvdd_6 tring_7 rgnd_7 rpos_7 dmo_6 rneg_7 17 rlos_3 rneg_3 ttip_3 rvddd_3 tring_3 tvdd_2 rvdd_2 rclk_2 pts1 rxon int rneg_6 ttip_6 ttip_7 tgnd_7 tgnd_6 rclk_7 tclk_6 16 tclk_2 tneg_3 dmo_2 rpos_2 tgnd_2 tring_2 dgnd_dr rlos_2 rlos_6 dvdd_dr pts2 rclk_6 tvdd_6 tvdd_7 tring_6 rlos_7 tclk_7 tpos_6 15 jasel0 tpos_2 tclk_3 tpos_3 XRT83SL38 (top view) 225 ball bga tneg_7 tpos_7 tneg_6 dmo_7 14 txon_0 jasel1 dmo_3 tneg_2 txon_7 pclk txon_5 txon_4 13 a[7] tx0n_3 txon_2 txon_1 txon_6 rxmute test ict 12 a[3] a[6] a[5] a[4] tersel0 tersel1 rxtsel txtsel 11 a[1] a[2] a[0] dvdd_pdr rxres1 hw_host dvdd_pdr rxres0 10 dvdd dgnd dgnd_pdr dvdd_dr dvdd_dr dgnd_dr d[1] d[3] 9 clksel0 clksel1 clksel2 dgnd_dr dgnd_pdr reset d[2] d[4] 8 ale_as cs rd _ds wr _r/w d[0] d[7] d[6] d[5] 7 rdy_dtack taos_1 taos_3 taos_0 taos_7 taos_4 taos_5 taos_6 6 taos_2 tneg_1 tpos_0 dmo_0 rvdd_1 dmo_4 tclk_5 tpos_5 tneg_5 5 tpos_1 tclk_0 tneg_0 dmo_1 tvdd_0 tvdd_1 ttip_1 rlos_1 dvdd_dr sr_dr gndpll_2 rneg_5 tring_5 dmo_5 tvdd_4 rneg_4 tneg_4 tpos_4 4 tclk_1 rclk_0 rlos_0 tgnd_0 ttip_0 tring_1 rgnd_1 rclk_1 vddpll_1 gndpll_1 rclk_5 rpos_5 rvdd_5 tgnd_5 tgnd_4 tclk_4 rclk_4 rlos_4 3 rneg_0 rpos_0 rvdd_0 rgnd_0 tring_o tgnd_1 rpos_1 rneg_1 vddpll_2 dgnd_dr rlos_5 rgnd_5 ttip_5 tring_4 ttip_4 rgnd_4 rpos_4 rvdd_4 2 nc1 nc5 rtip_0 rring_0 nc6 rring_1 rtip_1 mclkout mclke1 mclkt1 rtip_5 rring_5 nc7 tvdd_5 nc8 rring_4 rtip_4 nc2 1 a b c d e f g h j k l m n p r t u v
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 i table of contents general description .................................................................................................. 1 a pplications .............................................................................................................................. ................ 1 figure 1. block diagram of the XRT83SL38 t1/e1/j1 liu (host mode) ........................................ 1 figure 2. block diagram of the XRT83SL38 t1/e1/j1 liu (hardware mode) ............................... 2 f eatures .............................................................................................................................. ..................... 2 ordering information .......................................................................................................... ..... 3 figure 3. pin out of the XRT83SL38 ............................................................................................ .... 3 table of contents ....................................................................................................... i pin description by function .................................................................................... 5 r eceive s ections .............................................................................................................................. ........ 5 t ransmitter s ections .............................................................................................................................. 7 m icroprocessor i nterface ................................................................................................................... 11 jitter a ttenuator .............................................................................................................................. .... 14 c lock s ynthesizer .............................................................................................................................. ... 14 a larm f unctions /r edundancy s upport ............................................................................................... 16 p ower and g round .............................................................................................................................. .. 20 pins only available in bga package .......................................................................................... 2 1 functional description .......................................................................................... 22 m aster c lock g enerator ..................................................................................................................... 22 figure 4. two input clock source .............................................................................................. .... 22 figure 5. one input clock source .............................................................................................. .... 22 receiver ...................................................................................................................... ... 23 r eceiver i nput .............................................................................................................................. .......... 23 t able 1: m aster c lock g enerator ............................................................................................... 23 r eceive m onitor m ode ........................................................................................................................... 24 r eceiver l oss of s ignal (rlos) ........................................................................................................... 24 figure 6. simplified diagram of -15db t1/e1 short haul mode and rlos condition .............. 24 r eceive hdb3/b8zs d ecoder ............................................................................................................... 25 r ecovered c lock (rclk) s ampling e dge ............................................................................................ 25 figure 7. simplified diagram of -29db t1/e1 gain mode and rlos condition ......................... 25 figure 8. receive clock and output data timing ........................................................................ 25 j itter a ttenuator .............................................................................................................................. .... 26 g apped c lock (ja m ust be e nabled in the t ransmit p ath ) ................................................................ 26 t able 2: m aximum g ap w idth for m ultiplexer /m apper a pplications ........................................ 26 a rbitrary p ulse g enerator for t 1 and e 1 .......................................................................................... 27 transmitter ................................................................................................................. 2 7 d igital d ata f ormat .............................................................................................................................. . 27 t ransmit c lock (tclk) s ampling e dge ................................................................................................ 27 figure 9. arbitrary pulse segment assignment ........................................................................... 27 t ransmit hdb3/b8zs e ncoder .............................................................................................................. 28 figure 10. transmit clock and input data timing ........................................................................ 28 t able 3: e xamples of hdb3 e ncoding .......................................................................................... 28 t able 4: e xamples of b8zs e ncoding ........................................................................................... 28 d river f ailure m onitor (dmo) ............................................................................................................. 29 t ransmit p ulse s haper & l ine b uild o ut (lbo) circuit ...................................................................... 29 t able 5: r eceive e qualizer c ontrol and t ransmit l ine b uild -o ut s ettings ........................... 29 transmit and receive terminations .................................................................. 30 receiver (c hannels 0 - 7) ................................................................................................................... 30 internal receive termination mode ............................................................................................. .................... 30 t able 6: r eceive t ermination c ontrol ......................................................................................... 30 figure 11. simplified diagram for the internal receive and transmit termination mode ........ 31
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary ii t able 7: r eceive t erminations ....................................................................................................... 32 figure 12. simplified diagram for t1 in the external termination mode (rxtsel= 0) ............. 32 transmitter (c hannels 0 - 7) ............................................................................................................ 33 transmit termination mode ..................................................................................................... ......................... 33 external transmit termination mode ............................................................................................ ................... 33 figure 13. simplified diagram for e1 in external termination mode (rxtsel= 0) ................... 33 t able 8: t ransmit t ermination c ontrol ....................................................................................... 33 t able 9: t ermination s elect c ontrol ........................................................................................... 33 redundancy applications ....................................................................................................... ...... 34 t able 10: t ransmit t ermination c ontrol ..................................................................................... 34 t able 11: t ransmit t erminations ................................................................................................... 34 typical redundancy schemes .................................................................................................... . 35 figure 14. simplified block diagram of the transmit section for 1:1 & 1+1 redundancy ....... 36 figure 15. simplified block diagram - receive section for 1:1 and 1+1 redundancy .............. 36 figure 16. simplified block diagram - transmit section for n+1 redundancy ......................... 37 figure 17. simplified block diagram - receive section for n+1 redundancy ........................... 38 p attern t ransmit and d etect f unction ............................................................................................... 39 t ransmit a ll o nes (taos) ..................................................................................................................... 3 9 n etwork l oop c ode d etection and t ransmission ............................................................................... 39 t able 12: p attern transmission control ...................................................................................... 39 t able 13: l oop -c ode d etection c ontrol ..................................................................................... 39 t ransmit and d etect q uasi -r andom s ignal s ource (tdqrss) ......................................................... 40 l oop -b ack m odes .............................................................................................................................. ...... 41 t able 14: l oop - back control in h ardware mode ........................................................................ 41 t able 15: l oop - back control in h ost mode .................................................................................. 41 l ocal a nalog l oop -b ack (aloop) ........................................................................................................ 42 r emote l oop -b ack (rloop) .................................................................................................................. 42 figure 18. local analog loop-back signal flow ............................................................................ 42 figure 19. remote loop-back mode with jitter attenuator selected in receive path ................. 42 d igital l oop -b ack (dloop) ................................................................................................................... 43 figure 20. remote loop-back mode with jitter attenuator selected in transmit path .............. 43 figure 21. digital loop-back mode with jitter attenuator selected in transmit path ................ 43 d ual l oop -b ack .............................................................................................................................. ........ 44 figure 22. signal flow in dual loop-back mode ............................................................................. 44 microprocessor parallel interface .............................................................. 45 t able 16: m icroprocessor interface signal description ........................................................... 45 m icroprocessor r egister t ables ........................................................................................................ 46 t able 17: m icroprocessor r egister a ddress ............................................................................. 46 t able 18: m icroprocessor r egister b it d escription .................................................................. 46 m icroprocessor r egister d escriptions .............................................................................................. 50 t able 19: m icroprocessor r egister #0, b it d escription ............................................................ 50 t able 20: m icroprocessor r egister #1, b it d escription ............................................................ 51 t able 21: m icroprocessor r egister #2, b it d escription ............................................................ 53 t able 22: m icroprocessor r egister #3, b it d escription ............................................................ 55 t able 23: m icroprocessor r egister #4, b it d escription ............................................................ 57 t able 24: m icroprocessor r egister #5, b it d escription ............................................................ 58 t able 25: m icroprocessor r egister #6, b it d escription ............................................................ 60 t able 26: m icroprocessor r egister #7, b it d escription ............................................................ 61 t able 27: m icroprocessor r egister #8, b it d escription ............................................................ 62 t able 28: m icroprocessor r egister #9, b it d escription ............................................................ 62 t able 29: m icroprocessor r egister #10, b it d escription .......................................................... 63 t able 30: m icroprocessor r egister #11, b it d escription .......................................................... 63 t able 31: m icroprocessor r egister #12, b it d escription .......................................................... 64 t able 32: m icroprocessor r egister #13, b it d escription .......................................................... 64
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 iii t able 33: m icroprocessor r egister #14, b it d escription ......................................................... 65 t able 34: m icroprocessor r egister #15, b it d escription ......................................................... 65 t able 35: m icroprocessor r egister #128, b it d escription ....................................................... 66 clock select register ............................................................................................ 67 figure 23. register 0x81h sub registers ...................................................................................... 67 t able 36: m icroprocessor r egister #129, b it d escription ....................................................... 68 t able 37: m icroprocessor r egister #130, b it d escription ....................................................... 69 t able 38: m icroprocessor r egister #131, b it d escription ....................................................... 71 t able 39: m icroprocessor r egister #192, b it d escription ....................................................... 72 electrical characteristics ................................................................................. 73 t able 40: a bsolute m aximum r atings ........................................................................................... 73 t able 41: dc d igital i nput and o utput e lectrical c haracteristics ........................................ 73 t able 42: XRT83SL38 p ower c onsumption ................................................................................. 73 t able 43: e1 r eceiver e lectrical c haracteristics .................................................................... 74 t able 44: t1 r eceiver e lectrical c haracteristics .................................................................... 75 t able 45: e1 t ransmit r eturn l oss r equirement ....................................................................... 75 t able 46: e1 t ransmitter e lectrical c haracteristics .............................................................. 76 t able 47: t1 t ransmitter e lectrical c haracteristics .............................................................. 76 figure 24. itu g.703 pulse template ........................................................................................... .. 77 t able 48: t ransmit p ulse m ask s pecification ............................................................................. 77 figure 25. dsx-1 pulse template (normalized amplitude) .......................................................... 78 t able 49: dsx1 i nterface i solated pulse mask and corner points .......................................... 78 t able 50: ac e lectrical c haracteristics ................................................................................... 79 figure 26. transmit clock and input data timing ........................................................................ 79 figure 27. receive clock and output data timing ...................................................................... 80 m icroprocessor i nterface i/o t iming .................................................................................................. 81 intel interface timing - asynchronous ......................................................................................... ..................... 81 figure 28. intel asynchronous programmed i/o interface timing ............................................. 81 t able 51: a synchronous m ode 1 - i ntel 8051 and 80188 i nterface t iming ............................... 81 motorola asychronous interface timing ......................................................................................... .................. 82 figure 29. motorola 68k asynchronous programmed i/o interface timing .............................. 82 t able 52: a synchronous - m otorola 68k - i nterface t iming s pecification ............................. 82 figure 30. microprocessor interface timing - reset pulse width .............................................. 82 208 l ead tqfp ......................................................................................................................... .. 83 (28 x 28 x 1.4 mm ) ........................................................................................................................ 83 225 b all p lastic b all g rid a rray (b ottom v iew ) .................................................................. 84 (19.0 x 19.0 x 1.0 mm ) ................................................................................................................. 84 ordering information .......................................................................................................... .......... 85 revisions ..................................................................................................................... ......................... 85 n otes : ............................................................................................................................. ............ 86
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 5 pin description by function receive sections s ignal n ame tqfp p in # bga l ead # t ype d escription rlos_0 rlos_1 rlos_2 rlos_3 rlos_4 rlos_5 rlos_6 rlos_7 206 22 135 159 55 31 126 102 c3 h4 h15 a16 v3 l2 j15 t15 o receiver loss of signal for channel_ 0: this output signal goes high for at least one rclk_0 cycle to indicate loss of signal at the receive 0 input. rlos will remain high for the entire dura- tion of the loss of signal detected by the receiver logic. see receiver loss of signal (rlos) on page 24. receiver loss of signal for channel _1 receiver loss of signal for channel _2 receiver loss of signal for channel _3 receiver loss of signal for channel _4 receiver loss of signal for channel_ 5 receiver loss of signal for channel _6 receiver loss of signal for channel _7 rclk_0 rclk_1 rclk_2 rclk_3 rclk_4 rclk_5 rclk_6 rclk_7 207 21 136 158 54 32 125 103 b3 h3 h16 a17 u3 l3 m15 u16 o receiver clock output for channel _0 receiver clock output for channel _1 receiver clock output for channel _2 receiver clock output for channel _3 receiver clock output for channel _4 receiver clock output for channel _5 receiver clock output for channel _6 receiver clock output for channel _7 rneg_0 lcv_0 rneg_1 lcv_1 rneg_2 lcv_2 rneg_3 lcv_3 rneg_4 lcv_4 rneg_5 lcv_5 rneg_6 lcv_6 rneg_7 lcv_7 208 208 20 137 157 53 33 124 104 a2 a2 h2 h18 b16 t4 m4 m16 v17 o receiver negative data output for channel_0 - dual-rail mode this signal is the receive negative-rail output data. line code violation output for channel_0 - single-rail mode this signal goes high for one rclk_0 cycle to indicate a code violation is detected in the received data of channel _0. if ami coding is selected, every bipolar violation received will cause this pin to go high. receiver negative data output for channel _1 line code violation output for channel _1 receiver negative data output for channel _2 line code violation output for channel _2 receiver negative data output for channel _3 line code violation output for channel _3 receiver negative data output for channel _4 line code violation output for channel _4 receiver negative data output for channel _5 line code violation output for channel _5 receiver negative data output for channel _6 line code violation output for channel _6 receiver negative data output for channel _7 line code violation output for channel _7
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 6 rpos_0 rdata_0 rpos_1 rdata_1 rpos_2 rdata_2 rpos_3 rdata_3 rpos_4 rdata_4 rpos_5 rdata_5 rpos_6 rdata_6 rpos_7 rdata_7 1 19 138 156 52 34 123 105 b2 b2 g2 d15 b17 u2 m3 l17 t17 o receiver positive data output for channel _0 - dual-rail mode this signal is the receive positive-rail output data sent to the framer. receiver nrz data output for channel _0 - single-rail mode this signal is the receive output data. receiver positive data output for channel _1 receiver nrz data output for channel _1 receiver positive data output for channel _2 receiver nrz data output for channel _2 receiver positive data output for channel _3 receiver nrz data output for channel _3 receiver positive data output for channel _4 receiver nrz data output for channel _4 receiver positive data output for channel _5 receiver nrz data output for channel _5 receiver positive data output for channel _6 receiver nrz data output for channel 6 receiver positive data output for channel _7 receiver nrz data output for channel _7 rtip_0 rtip_1 rtip_2 rtip_3 rtip_4 rtip_5 rtip_6 rtip_7 3 17 140 154 50 36 121 107 c1 g1 g18 c18 u1 l1 l18 t18 i receiver differential tip input for channel _0 positive differential receive input from the line receiver differential tip input for channel _1 receiver differential tip input for channel _2 receiver differential tip input for channel _3 receiver differential tip input for channel _4 receiver differential tip input for channel _5 receiver differential tip input for channel _6 receiver differential tip input for channel _7 rring_0 rring_1 rring_2 rring_3 rring_4 rring_5 rring_6 rring_7 4 16 141 153 49 37 120 108 d1 f1 f18 d18 t1 m1 m18 r18 i receiver differential ring input for channel _0 negative differential receive input from the line receiver differential ring input for channel _1 receiver differential ring input for channel _2 receiver differential ring input for channel _3 receiver differential ring input for channel _4 receiver differential ring input for channel _5 receiver differential ring input for channel _6 receiver differential ring input for channel _7 rxmute 89 t12 i receive data muting when a los condition occurs, the outputs rpos_n/rneg_n will be muted, (forced to ground) to prevent data chattering. tie this pin low to disable the muting function. n otes : 1. this pin is internally pulled high with a 50k w resistor. 2. in hardware mode , all receive channels share the same rxmute control function. s ignal n ame tqfp p in # bga l ead # t ype d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 7 transmitter sections rxres1 rxres0 81 82 r10 v10 i receive external resistor control pins - hardware mode receive external resistor control pin 1: receive external resistor control pin 0: these pins determine the value of the external receive fixed resistor according to the following table: n ote : these pins are internally pulled low with a 50k w resistor. rclke pts1 133 133 j16 j16 i receive clock edge - hardware mode set this pin high to sample rpos_n/rneg_n on the falling edge of rclk_n. with this pin tied low, output data are updated on the rising edge of rclk_n. microprocessor type select input pin 1 - host mode this pin along with pts2 (pin 128) is used to select the microprocessor type. see microprocessor type select input pins - host mode: on page 12. n ote : this pin is internally pulled low with a 50k w resistor. s ignal n ame tqfp p in # bga l ead # t ype d escription tclke pts2 128 128 l15 l15 i transmit clock edge - hardware mode set this pin high to sample transmit input data on the rising edge of tclk_n. with this pin tied low, input data are sampled on the falling edge of tclk_n. microprocessor type select input pin 2 - host mode this pin along with pts1 (pin 133) selects the microprocessor type. see microprocessor type select input pins - host mode: on page 12. n ote : this pin is internally pulled low with a 50k w resistor. ttip_0 ttip_1 ttip_2 ttip_3 ttip_4 ttip_5 ttip_6 ttip_7 7 13 144 150 46 40 117 111 e3 g4 f17 c16 r2 n2 n16 p16 o transmitter tip output for channel _0 positive differential transmit output to the line. transmitter tip output for channel _1 transmitter tip output for channel _2 transmitter tip output for channel _3 transmitter tip output for channel _4 transmitter tip output for channel _5 transmitter tip output for channel _6 transmitter tip output for channel _7 s ignal n ame tqfp p in # bga l ead # t ype d escription rxres1 0 0 required fixed external rx resistor no external fixed resistor 240 w rxres0 0 1 1 1 210 w 150 w 0 1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 8 tring_0 tring_1 tring_2 tring_3 tring_4 tring_5 tring_6 tring_7 9 11 146 148 44 42 115 113 e2 f3 f15 e16 p2 n4 r15 p17 o transmitter ring output for channel _0 negative differential transmit output to the line. transmitter ring output for channel _1 transmitter ring output for channel _2 transmitter ring output for channel _3 transmitter ring output for channel _4 transmitter ring output for channel _5 transmitter ring output for channel _6 transmitter ring output for channel _7 tpos_0 tdata_0 tpos_1 tdata_1 tpos_2 tdata_2 tpos_3 tdata_3 tpos_4 tdata_4 tpos_5 tdata_5 tpos_6 tdata_6 tpos_7 tdata_7 204 201 164 161 57 60 97 100 c5 a4 b14 d14 v4 u5 v15 t14 i transmitter positive data input for channel _0 - dual-rail mode this signal is the positive-rail input data for transmitter 0. transmitter 0 data input - single-rail mode this pin is used as the nrz input data for transmitter 0. transmitter positive data input for channel _1 transmitter 1 data input transmitter positive data input for channel _2 transmitter 2 data input transmitter positive data input for channel _3 transmitter 3 data input transmitter positive data input for channel _4 transmitter 4 data input transmitter positive data input for channel _5 transmitter 5 data input transmitter positive data input for channel _6 transmitter 6 data input transmitter positive data input for channel _7 transmitter 7 data input n ote : internally pulled low with a 50k w resistor for each channel. s ignal n ame tqfp p in # bga l ead # t ype d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 9 tneg_0 codes_0 tneg_1 codes_1 tneg_2 codes_2 tneg_3 codes_3 tneg_4 codes_4 tneg_5 codes_5 tneg_6 codes_6 tneg_7 codes_7 205 200 165 160 56 61 96 101 c4 c4 b5 d13 b15 u4 v5 u14 r14 i transmitter negative nrz data input for channel _0 dual-rail mode this signal is the negative-rail input data for transmitter 0. single-rail mode this pin can be left unconnected. coding select for channel _0 - hardware mode and single-rail mode connecting this pin low enables hdb3 in e1 or b8zs in t1 encoding and decoding for channel _0. connecting this pin high selects ami data for- mat. transmitter negative nrz data input for channel _1 coding select for channel _1 transmitter negative nrz data input for channel _2 coding select for channel _2 transmitter negative nrz data input for channel _3 coding select for channel _3 transmitter negative nrz data input for channel _4 coding select for channel _4 transmitter negative nrz data input for channel _5 coding select for channel _5 transmitter negative nrz data input for channel _6 coding select for channel _6 transmitter negative nrz data input for channel _7 coding select for channel _7 n ote : internally pulled low with a 50k w resistor for each channel. tclk_0 tclk_1 tclk_2 tclk_3 tclk_4 tclk_5 tclk_6 tclk_7 203 202 163 162 58 59 98 99 b4 a3 a15 c14 t3 t5 v16 u15 i transmitter clock input for channel _0 - host mode and hardware mode e1 rate at 2.048mhz 50ppm. t1 rate at 1.544mhz 32ppm. during normal operation tclk_0 is used for sampling input data at tpos_0/tdata_0 and tneg_0/codes_0 while mclk is used as the timing reference for the transmit pulse shaping circuit. transmitter clock input for channel _1 transmitter clock input for channel _2 transmitter clock input for channel _3 transmitter clock input for channel _4 transmitter clock input for channel _5 transmitter clock input for channel _6 transmitter clock input for channel _7 n ote : internally pulled low with a 50k w resistor for all channels. s ignal n ame tqfp p in # bga l ead # t ype d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 10 taos_0 taos_1 taos_2 taos_3 taos_4 taos_5 taos_6 taos_7 195 196 197 198 63 64 65 66 d6 b6 a5 c6 t6 u6 v6 r6 i transmit all ones for channel _0 - hardware mode setting this pin high enables the transmission of an all ones pattern from channel _0. a low level stops the transmission of the all ones pattern. transmit all ones for channel _1 transmit all ones for channel _2 transmit all ones for channel _3 transmit all ones for channel _4 transmit all ones for channel _5 transmit all ones for channel _6 transmit all ones for channel _7 n ote : internally pulled low with a 50k w resistor for all channels. txon_0 txon_1 txon_2 txon_3 txon_4 txon_5 txon_6 txon_7 169 170 171 172 90 91 92 93 a13 d12 c12 b12 v13 u13 r12 r13 i transmitter turn on for channel _0 hardware mode setting this pin "high" turns on the transmit and receive sections of chan- nel _0. when txon_0 = 0 then ttip_0 and tring_0 driver outputs will be tri-stated. in host mode the txon_n bits in the channel control registers turn each channel trans- mit and receive section on or off. however, control of the on/off function can be transferred to the hardware pins by setting the txoncntl bit (bit 7) to 1 in the register at address hex 0x82. transmitter turn on for channel _1 transmitter turn on for channel _2 transmitter turn on for channel _3 transmitter turn on for channel _4 transmitter turn on for channel _5 transmitter turn on for channel _6 transmitter turn on for channel _7 n ote : internally pulled low with a 50k w resistor for all channels. s ignal n ame tqfp p in # bga l ead # t ype d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 11 microprocessor interface s ignal n ame tqfp p in # bga l ead # t ype d escription hw_host 80 t10 i mode control input this pin selects hardware or host mode . leave this pin unconnected or tie high to select hardware mode . for host mode , this pin must be tied low. n ote : internally pulled high with a 50k w resistor. wr _r/w eqc0 190 190 d7 d7 i write input (read/write) - host mode: intel bus timing : a low pulse on wr selects a write operation when cs pin is low. motorola bus timing: a high pulse on r/w selects a read operation and a low pulse on r/w selects a write operation when cs is low. equalizer control input pin 0 - hardware mode pins eqc0, eqc1, eqc2, eqc3 and eqc4 select the receive equalizer and transmitter line build out. see receive equalizer control and transmit line build-out settings on page 29. n ote : internally pulled low with a 50k w resistor. rd _ds eqc1 191 191 c7 c7 i read input (data strobe) - host mode intel bus timing: a low pulse on rd selects a read operation when the cs pin is low. motorola bus timing: a low pulse on ds indicates a read or write operation when the cs pin is low. equalizer control input pin 1 - hardware mode pins eqc0, eqc1, eqc2, eqc3 and eqc4 select the receive equalizer and transmitter line build out. see receive equalizer control and transmit line build-out settings on page 29. n ote : internally pulled low with a 50k w resistor. ale_as eqc2 192 192 a7 a7 i address latch input (address strobe) - host mode intel bus timing: the address inputs are latched into the internal register on the falling edge of ale. motorola bus timing: the address inputs are latched into the internal register on the falling edge of as . equalizer control input pin 2 - hardware mode pins eqc0, eqc1, eqc2, eqc3 and eqc4 select the receive equalizer and transmitter line build out. see receive equalizer control and transmit line build-out settings on page 29. n ote : internally pulled low with a 50k w resistor. cs eqc3 193 193 b7 b7 i chip select input - host mode: this signal must be low in order to access the parallel port. equalizer control input pin 3 - hardware mode: pins eqc0, eqc1, eqc2, eqc3 and eqc4 select the receive equalizer and transmitter line build out. see receive equalizer control and transmit line build-out settings on page 29. n ote : internally pulled low with a 50k w resistor.
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 12 rdy_dtack eqc4 194 a6 a6 o i ready output (data transfer acknowledge output) - host mode intel bus timing : rdy is asserted high to indicate the device has completed a read or write operation. motorola bus timing : dtack is asserted low to indicate the device has completed a read or write cycle. equalizer control input pin 4 - hardware mode pins eqc0, eqc1, eqc2, eqc3 and eqc4 select the receive equalizer and transmitter line build out. see receive equalizer control and transmit line build-out settings on page 29. n ote : internally pulled low with a 50k w resistor. pts1 pts2 rclke tclke 133 128 133 128 j16 l15 j16 l15 i microprocessor type select input pins - host mode: microprocessor type select input bit 1 microprocessor type select input bit 2 receive clock edge - hardware mode see receive clock edge - hardware mode on page 7. transmit clock edge - hardware mode see transmit clock edge - hardware mode on page 7. n ote : these pins are internally pulled low with a 50k w resistor. d[7] d[6] d[5] d[4] d[3] d[2] d[1] d[0] loop1_4 loop0_4 loop1_5 loop0_5 loop1_6 loop0_6 loop1_7 loop0_7 67 68 69 70 71 72 73 74 67 68 69 70 71 72 73 74 t7 u7 v7 v8 v9 u8 u9 r7 t7 u7 v7 v8 v9 u8 u9 r7 i/o microprocessor read/write data bus pins - host mode data bus[7] data bus[6] data bus[5] data bus[4] data bus[3] data bus[2] data bus[1] data bus[0] loop-back control pins, bits [1:0] channel_[7:4] - hardware mode pins 67-74 and 173-180 control which loop-back mode is selected per chan- nel. see loop-back control pins, bits [1:0] channel_[7:0] on page 17. n ote : internally pulled low with a 50k w resistor for all channels. s ignal n ame tqfp p in # bga l ead # t ype d escription m pts2 m pts1 0 0 0 1 1 0 m p type 68hc11, 8051, 80c188 (async.) motorola 68k (async.) intel x86 (sync.) motorola 860 (sync.) 1 1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 13 a[7] a[6] a[5] a[4] a[3] a[2] a[1] a[0] loop1_3 loop0_3 loop1_2 loop0_2 loop1_1 loop0_1 loop1_0 loop0_0 173 174 175 176 177 178 179 180 173 174 175 176 177 178 179 180 a12 b11 c11 d11 a11 b10 a10 c10 a12 b11 c11 d11 a11 b10 a10 c10 i microprocessor interface address bus pins - host mode: microprocessor interface address bus[7] microprocessor interface address bus[6] microprocessor interface address bus[5] microprocessor interface address bus[4] microprocessor interface address bus[3] microprocessor interface address bus[2] microprocessor interface address bus[1] microprocessor interface address bus[0] loop-back control pins, bits [1:0] channel_[3:0] in hardware mode , pins 67-74 and 173-180 control which loop-back mode is selected per channel. see loop-back control pins, bits [1:0] channel_[7:0] on page 17. n ote : these pins are internally pulled low with a 50k w resistor. pclk ataos 94 t13 t13 i microprocessor clock input - host mode: input clock for synchronous microprocessor operation. maximum clock rate is 54 mhz. n ote : this pin is internally pulled low with a 50k w resistor for asynchronous microprocessor interface when no clock is present. automatic transmit all ones - hardware mode this pin functions as an automatic transmit all ones. see automatic trans- mit all ones pattern - hardware mode on page 16. int tratio 127 l16 l16 o i interrupt output - host mode this pin goes low to indicate an alarm condition has occurred within the device. interrupt generation can be globally disabled by setting the gie bit to a 0 in the command control register. transmitter transformer ratio select - hardware mode the function of this pin is to select the transmitter transformer ratio. see trans- mitter transformer ratio select - hardware mode on page 16. n ote : this pin is an open drain output and requires an external 10k w pull-up resistor. s ignal n ame tqfp p in # bga l ead # t ype d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 14 jitter attenuator clock synthesizer s ignal n ame tqfp p in # bga l ead # t ype d escription jasel0 jasel1 167 168 a14 b13 i jitter attenuator select pins hardware mode jitter attenuator select bit 0 jitter attenuator select bit 1 jasel[1:0] pins are used to place the jitter attenuator in the transmit path, the receive path or to disable it. n ote : these pins are internally pulled low with 50k w resistors. s ignal n ame tqfp p in # bga l ead # t ype d escription mclkout 23 h1 o synthesized master clock output this signal is the output of the master clock synthesizer pll which is at t1 or e1 rate based upon the mode of operation. mclkt1 27 k1 i t1 master clock input this signal is an independent 1.544mhz clock for t1 systems with accuracy better than 50ppm and duty cycle within 40% to 60%. mclkt1 is used in the t1 mode. n otes : 1. all channels of the xrt83l38 must be operated at the same clock rate, either t1, e1 or j1. 2. see pin 26 description for further explanation for the usage of this pin. 3. internally pulled low with a 50k w resistor. mclke1 26 j1 i e1 master clock input a 2.048mhz clock for with an accuracy of better than 50ppm and a duty cycle of 40% to 60% can be provided at this pin. in systems that have only one master clock source available (e1 or t1), that clock should be connected to both mclke1 and mclkt1 inputs for proper operation. n otes : 1. all channels of the xrt83l38 must be operated at the same clock rate, either t1, e1 or j1. 2. internally pulled low with a 50k w resistor. disabled transmit receive receive ja path ja bw hz -------- 32/32 32/32 64/64 fifo size ----- 3 3 3 ----- 10 10 1.5 0 0 1 1 jasel1 0 1 0 1 jasel0 t1 e1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 15 clksel0 clksel1 clksel2 187 188 189 a8 b8 c8 i clock select inputs for master clock synthesizer - hardware mode clksel[2:0] are input signals to a programmable frequency synthesizer that can be used to generate a master clock from an external accurate clock source according to the table below. in hardware mode, the mclkrate control signal is generated from the state of eqc[4:0] inputs. in host mode, the state of these pins are ignored and the master frequency pll is controlled by the corresponding interface bits. see table 36 register address 10000001 n ote : these pins are internally pulled low with a 50k w resistor. s ignal n ame tqfp p in # bga l ead # t ype d escription 2048 2048 2048 1544 mclke1 khz 8 16 16 56 8 56 64 64 128 256 256 128 2048 2048 1544 1544 mclkt1 khz 1544 x x x 1544 x x x x x x x 2048 1544 2048 clkout/ khz 1544 2048 1544 2048 1544 2048 1544 2048 1544 2048 1544 2048 1544 0 0 1 1 clksel0 0 1 1 0 0 0 1 1 0 1 1 0 0 0 0 0 clksel1 1 1 1 0 1 0 0 0 1 1 1 1 0 0 0 0 clksel2 0 0 0 1 0 1 1 1 1 1 1 1 0 1 0 0 0 0 1544 2048 x x 2048 1544 0 1 0 1 mclkrate 1 0 1 0 0 1 0 1 1 0 1 0 0 1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 16 alarm functions/redundancy support s ignal n ame tqfp p in # bga l ead # t ype d escription gauge 134 j18 i twisted pair cable wire gauge select - hardware mode connect this pin high to select 26 gauge wire. connect this pin low to select 22 and 24 gauge wire for all channels. n ote : internally pulled low with a 50k w resistor. dmo_0 dmo_1 dmo_2 dmo_3 dmo_4 dmo_5 dmo_6 dmo_7 199 10 147 166 62 43 114 95 d5 d4 c15 c13 r5 p4 u17 v14 o driver failure monitor channel _0: this pin transitions high if a short circuit condition is detected in the transmit driver of channel _0, or no transmit output pulse is detected for more than 128 tclk_0 cycles. driver failure monitor channel _1 driver failure monitor channel _2 driver failure monitor channel _3 driver failure monitor channel _4 driver failure monitor channel _5 driver failure monitor channel _6 driver failure monitor channel _7 ataos pclk 94 t13 t13 i automatic transmit all ones pattern - hardware mode a "high" level on this pin enables the automatic transmission of an "all ones" ami pattern from the transmitter of any channel that the receiver of that chan- nel has detected an los condition. a "low" level on this pin disables this func- tion. note: all channels share the same ataos control function. microprocessor clock input - host mode see microprocessor clock input - host mode: on page 13. n ote : this pin is internally pulled low for asynchronous microprocessor interface when no clock is present. tratio int 127 l16 l16 i o transmitter transformer ratio select - hardware mode in external termination mode (txtsel = 0), setting this pin high selects a transformer ratio of 1:2 for the transmitter. a low on this pin sets the trans- mitter transformer ratio to 1:2.45. in the internal termination mode the trans- mitter transformer ratio is permanently set to 1:2 and the state of this pin is ignored. interrupt output - host mode this pin is asserted low to indicate an alarm condition. see interrupt output - host mode on page 13. n ote : this pin is an open drain output and requires an external 10k w pull-up resistor. reset 75 t8 i hardware reset (active low): when this pin is tied low for more than 10s, the device is put in the reset state. n ote : this pin is internally pulled high with a 50k w resistor. sr/dr 30 k4 i single-rail/dual-rail data format: connect this pin low to select transmit and receive data format in dual-rail mode . in this mode, hdb3 or b8zs encoder and decoder are not available. connect this pin high to select single-rail data format . n ote : internally pulled low with a 50k w resistor.
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 17 loop1_0 loop0_0 loop1_1 loop0_1 loop1_2 loop0_2 loop1_3 loop0_3 loop1_4 loop0_4 loop1_5 loop0_5 loop1_6 loop0_6 loop1_7 loop0_7 a[1] a[0] a[3] a[2] a[5] a[4] a[7] a[6] d[7] d[6] d[5] d[4] d[3] d[2] d[1] d[0] 179 180 177 178 175 176 173 174 67 68 69 70 71 72 73 74 179 180 177 178 175 176 173 174 67 68 69 70 71 72 73 74 a10 c10 a11 b10 c11 d11 a12 b11 t7 u7 v7 v8 v9 u8 u9 r7 a10 c10 a11 b10 c11 d11 a12 b11 t7 u7 v7 v8 v9 u8 u9 r7 i loop-back control pins, bits [1:0] channel_[7:0] loop-back control bit 1, channel _0 loop-back control bit 0, channel _0 loop-back control bit 1, channel _1 loop-back control bit 0, channel _1 loop-back control bit 1, channel _2 loop-back control bit 0, channel _2 loop-back control bit 1, channel _3 loop-back control bit 0, channel _3 loop-back control bit 1, channel _4 loop-back control bit 0, channel _4 loop-back control bit 1, channel _5 loop-back control bit 0, channel _5 loop-back control bit 1, channel _6 loop-back control bit 0, channel _6 loop-back control bit 1, channel _7 loop-back control bit 0, channel _7 in hardware mode , these pins control the loop-back mode for each channel_n per the following table. microprocessor address a[7:0] and data bus pins d[7:0] - host mode these pins are microprocessor address and data bus pins. see microproces- sor interface address bus pins - host mode: on page 13. and see micropro- cessor read/write data bus pins - host mode on page 12. n ote : these pins are internally pulled low with a 50k w resistor. s ignal n ame tqfp p in # bga l ead # t ype d escription loop1_n loop0_n 0 0 0 1 1 0 1 1 mode normal mode no loop-back channel_n local loop-back channel_n remote loop-back channel_n digital loop-back channel_n
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 18 eqc4 eqc3 eqc2 eqc1 eqc0 rdy _dtack cs ale_as rd _ds wr _r/w 194 193 192 191 190 194 193 192 191 190 a6 b7 a7 c7 d7 a6 b7 a7 c7 d7 i o i i i i equalizer control input 4 - hardware mode this pin together with pins eqc[3:0] is used to control the transmit pulse shaping, transmit line build-out (lbo) and receive monitoring while operating at one of either the t1, e1 or j1 clock rates/modes. see receive equalizer control and transmit line build-out settings on page 29. for description of transmit equalizer control bits. equalizer control input 3 equalizer control input 2 equalizer control input 1 equalizer control input 0 n otes : 1. in hardware mode all transmit channels share the same pulse setting controls function. 2. all channels of an xrt83l38 must operate at the same clock rate, either the t1, e1 or j1 modes. in host mode , these pins perform various microprocessor functions. see microprocessor interface on page 11. n ote : internally pulled low with a 50k w resistor. rxtsel 83 u11 i receiver termination select in hardware mode , when this pin is low the receive line termination is determined only by an external resistor. when high, the receive termination is realized by the internal resistor or the combination of internal and external resistors. these conditions are described in the table below. n ote : in hardware mode all channels share the same rxtsel control function. in host mode , the rxtsel_n bits in the channel control registers determine if the receiver termination is external or internal. however, the function of rxt- sel can be transferred to the hardware pin by setting the tercntl bit (bit 6) to 1 in the register address hex 0x82. n ote : this pin is internally pulled low with a 50k w resistor. s ignal n ame tqfp p in # bga l ead # t ype d escription rxtsel rx termination 0 1 external internal
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 19 txtsel 84 v11 i transmit termination select - hardware mode when this pin is low the transmit line termination is determined only by an external resistor. when high, the transmit termination is realized only by the internal resistor. n otes : 1. this pin is internally pulled low with a 50k w resistor. 2. in hardware mode all channels share the same txtsel control function. tersel1 tersel0 85 86 t11 r11 i termination impedance select bit 1: termination impedance select bit 0: in the hardware mode and in the internal termination mode (txtsel=1 and rxtsel=1) tersel[1:0] control the transmit and receive termination impedance according to the following table. in the internal termination mode the receiver termination of each receiver is realized completely by internal resistors or by the combination of internal and one fixed external resistor (see description of rxres[1:0] pins). in the internal termination mode the transformer ratio of 1:2 and 1:1 is required for transmitter and receiver respectively with the transmitter output ac coupled to the transformer. n otes : 1. this pin is internally pulled low with a 50k w resistor. 2. in hardware mode , all channels share the same tersel control function. 3. in the external termination mode a 1:2 or 1:2.45 transformer ratio must be used for the transmitter. test 87 u12 i manufacturing test: n ote : for normal operation this pin must be tied to ground. ict 88 v12 i in-circuit testing (active low): when this pin is tied low, all output pins are forced to a high impedance state for in-circuit testing. pulling reset and ict pins low simultaneously will put the chip in factory test mode. this condition should not be permitted during normal operation. n ote : this pin is internally pulled high with a 50k w resistor. s ignal n ame tqfp p in # bga l ead # t ype d escription txtsel tx termination 0 1 external internal 0 1 1 0 1 1 0 0 100 w 110 w 75 w 120 w termination tersel1 tersel0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 20 power and ground s ignal n ame tqfp p in # bga l ead # t ype d escription tgnd_0 tgnd_1 tgnd_2 tgnd_3 tgnd_4 tgnd_5 tgnd_6 tgnd_7 6 14 143 151 47 39 118 110 d3 f2 e15 c17 r3 p3 t16 r16 **** transmitter analog ground for channel _0 transmitter analog ground for channel _1 transmitter analog ground for channel _2 transmitter analog ground for channel _3 transmitter analog ground for channel _4 transmitter analog ground for channel _5 transmitter analog ground for channel _6 transmitter analog ground for channel _7 tvdd_0 tvdd_1 tvdd_2 tvdd_3 tvdd_4 tvdd_5 tvdd_6 tvdd_7 8 12 145 149 45 41 116 112 e4 f4 f16 e17 r4 p1 n15 p15 **** transmitter analog positive supply (3.3v + 5%) for channel _0 transmitter analog positive supply (3.3v + 5%) for channel _1 transmitter analog positive supply (3.3v + 5%) for channel _2 transmitter analog positive supply (3.3v + 5%) for channel _3 transmitter analog positive supply (3.3v + 5%) for channel _4 transmitter analog positive supply (3.3v + 5%) for channel _5 transmitter analog positive supply (3.3v + 5%) for channel _6 transmitter analog positive supply (3.3v + 5%) for channel _7 rvdd_0 rvdd_1 rvdd_2 rvdd_3 rvdd_4 rvdd_5 rvdd_6 rvdd_7 2 18 139 155 51 35 122 106 c2 e5 g16 d16 v2 n3 n17 u18 **** receiver analog positive supply (3.3v 5%) for channel _0 receiver analog positive supply (3.3v 5%) for channel _1 receiver analog positive supply (3.3v 5%) for channel _2 receiver analog positive supply (3.3v 5%) for channel _3 receiver analog positive supply (3.3v 5%) for channel _4 receiver analog positive supply (3.3v 5%) for channel _5 receiver analog positive supply (3.3v 5%) for channel _6 receiver analog positive supply (3.3v 5%) for channel _7 rgnd_0 rgnd_1 rgnd_2 rgnd_3 rgnd_4 rgnd_5 rgnd_6 rgnd_7 5 15 142 152 48 38 119 109 d2 g3 g17 d17 t2 m2 m17 r17 **** receiver analog ground for channel_0 receiver analog ground for channel_1 receiver analog ground for channel_2 receiver analog ground for channel_3 receiver analog ground for channel_4 receiver analog ground for channel_5 receiver analog ground for channel_6 receiver analog ground for channel_7 avdd bias vddpll_1 vddpll_2 129 24 25 k17 j3 j2 **** analog positive supply (3.3v 5%) analog positive supply for master clock synthesizer pll (3.3v 5%) analog positive supply for master clock synthesizer pll (3.3v 5%) agnd bias gndpll_1 gndpll_2 132 28 29 j17 k3 l4 **** analog ground analog ground for master clock synthesizer pll analog ground for master clock synthesizer pll
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 21 pins only available in bga package dvdd_drv dvdd_pre dvdd m p dvdd_pre dvdd_drv dvdd 78 79 130 181 182 183 r9 u10 k18 d10 k15 a9 **** digital positive supply (3.3v 5%) digital positive supply (3.3v 5%) digital positive supply (3.3v 5%) digital positive supply (3.3v 5%) digital positive supply (3.3v 5%) digital positive supply (3.3v 5%) dgnd_pre dgnd_drv dgnd p dgnd dgnd_drv dgnd_pre 76 77 131 184 185 186 r8 t9 h17 b9 d8 c9 **** digital ground digital ground digital ground digital ground digital ground digital ground s ignal n ame tqfp p in # bga l ead # t ype d escription dvdd_drv dvdd_drv n/a j4 d9 **** digital positive supply (3.3v 5%) digital positive supply (3.3v 5%) dgnd_drv dgnd_drv n/a g15 k2 **** digital ground digital ground rxon n/a k16 i receiver on - harware mode writing a 1 to this pin in hardware mode turns on the receive sections of all channels. writing a 0 shuts off the receiver sections of all chan- nels. nc1 nc2 nc3 nc4 nc5 nc6 nc7 nc8 nc9 nc10 nc11 nc12 n/a a1 v1 v18 a18 b1 e1 n1 r1 p18 n18 e18 b18 **** no connect pins s ignal n ame tqfp p in # bga l ead # t ype d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 22 functional description the XRT83SL38 is a fully integrated short-haul transceiver intended for t1, j1 or e1 systems. simplified block diagrams of the chip are shown in figure 1 , host mode and figure 2 , hardware mode. in t1 applications, the XRT83SL38 can generate five transmit pulse shapes to meet the short-haul digital cross-connect (dsx-1) template requirement. the operation and configuration of the XRT83SL38 can be controlled through a parallel microprocessor host interface or hardware control. master clock generator using a variety of external clock sources, the on-chip frequency synthesizer generates the t1 (1.544mhz) or e1 (2.048mhz) master clocks necessary for the transmit pulse shaping and receive clock recovery circuit. there are two master clock inputs mclke1 and mclkt1. in systems where both t1 and e1 master clocks are available these clocks can be connected to the respective pins. all channels of a given XRT83SL38 must be operated at the same clock rate, either t1, e1 or j1 modes. in systems that have only one master clock source available (e1 or t1), that clock should be connected to both mclke1 and mclkt1 inputs for proper operation. t1 or e1 master clocks can be generated from 8khz, 16khz, 56khz, 64khz, 128khz and 256khz external clocks under the control of clksel[2:0] inputs according to ta b l e 1 . n ote : eqc[4:0] determine the t1/e1 operating mode. see table 5 for details. f igure 4. t wo i nput c lock s ource f igure 5. o ne i nput c lock s ource mclke1 mclkt1 mclkout 1.544mhz or 2.048mhz 2.048mhz +/-50ppm 1.544mhz +/-50ppm two input clock sources mclke1 mclkt1 mclkout 1.544mhz or 2.048mhz one input clock source input clock options 8khz 16khz 56khz 64khz 128khz 256khz 1.544mhz 2.048mhz
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 23 in host mode the programming is achieved through the corresponding interface control bits, the state of the clksel[2:0] control bits and the state of the mclkrate interface control bit. receiver receiver input at the receiver input, a cable attenuated ami signal can be coupled to the receiver through a capacitor or a 1:1 transformer. the input signal is first applied to a selective equalizer for signal conditioning. the maximum equalizer gain is up to 36 db for both t1 and e1 modes. the equalized signal is subsequently applied to a peak detector which in turn controls the equalizer settings and the data slicer. the slicer threshold for both e1 and t1 is typically set at 50% of the peak amplitude at the equalizer output. after the slicers, the digital representation of the ami signals are applied to the clock and data recovery circuit. the recovered data subsequently goes through the jitter attenuator and decoder (if selected) for hdb3 or b8zs decoding before being applied to the rpos_n/rdata_n and rneg_n/lcv_n pins. clock recovery is accomplished by a digital phase-locked loop (dpll) which does not require any external components and can tolerate high levels of input jitter that meets or exceeds the itu-g.823 and tr-tsy000499 standards. t able 1: m aster c lock g enerator mclke1 k h z mclkt1 k h z clksel2 clksel1 clksel0 mclkrate m aster c lock k h z 2048 2048 0 0 0 0 2048 2048 2048 0 0 0 1 1544 2048 1544 0 0 0 0 2048 1544 1544 0 0 1 1 1544 1544 1544 0 0 1 0 2048 2048 1544 0 0 1 1 1544 8x01002048 8x01011544 16 x 0 1 1 0 2048 16 x 0 1 1 1 1544 56 x 1 0 0 0 2048 56 x 1 0 0 1 1544 64 x 1 0 1 0 2048 64 x 1 0 1 1 1544 128x11002048 128x11011544 256x11102048 256x11111544
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 24 receive monitor mode in applications where monitor mode is desired, the equalizer can be configured in a gain mode which handles input signals attenuated resistively up to 29db, along with 0 to 6db cable attenuation for both t1 and e1 applications, refer to table 5 for details. this feature is available in both hardware and host modes. receiver loss of signal (rlos) for compatibility with itu g.775 requirements, the rlos monitoring function is implemented using both analog and digital detection schemes. if the analog rlos condition occurs, a digital detector is activated to count for 32 consecutive zeros in e1 (4096 bits in extended los mode, exlos = 1) or 175 consecutive zeros in t1 before rlos is asserted. rlos is cleared when the input signal rises +3db (built in hysteresis) above the point at which it was declared and meets 12.5% ones density of 4 ones in a 32 bit window, with no more than 16 consecutive zeros for e1. in t1 mode, rlos is cleared when the input signal rises +3db (built in hysteresis) above the point at which it was declared and contains 16 ones in a 128 bit window with no more than 100 consecutive zeros in the data stream. when loss of signal occurs, rlos register indication and register status will change. if the rlos register enable is set high (enabled), the alarm will trigger an interrupt causing the interrupt pin (int) to go low. once the alarm status register has been read, it will automatically reset upon read (rur), and the int pin will return high. analog rlos setting the receiver inputs to -15db t1/e1 short haul mode by setting the receiver inputs to -15db t1/e1 short haul mode, the equalizer will detect the incoming amplitude and make adjustments by adding gain up to a maximum of +15db normalizing the t1/e1 input signal. n ote : this is the only setting that refers to cable loss (frequency), not flat loss (resistive). once the t1/e1 input signal has been normalized to 0db by adding the maximum gain (+15db), the receiver will declare rlos if the signal is attenuated by an additional -9db. the total cable loss at rlos declaration is typically -24db (-15db + -9db). a 3db hysteresis was designed so that transients will not trigger the rlos to clear. therefore, the rlos will typically clear at a total cable attenuation of -21db. see figure 6 for a simplified diagram. setting the receiver inputs to -29db t1/e1 gain mode by setting the receiver inputs to -29db t1/e1 gain mode, the equalizer will detect the incoming amplitude and make adjustments by adding gain up to a maximum of +29db normalizing the t1/e1 input signal. n ote : this is the only setting that refers to flat loss (resistive). all other modes refer to cable loss (frequency). once the t1/e1 input signal has been normalized to 0db by adding the maximum gain (+29db), the receiver will declare rlos if the signal is attenuated by an additional -9db. the total cable loss at rlos declaration is f igure 6. s implified d iagram of -15db t1/e1 s hort h aul m ode and rlos c ondition normalized up to +15db max normalized up to +15db max declare los clear los -9db +3db clear los declare los +3db -9db
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 25 typically -38db (-29db + -9db). a 3db hysteresis was designed so that transients will not trigger the rlos to clear. therefore, the rlos will typically clear at a total flat loss of -35db. see figure 7 for a simplified diagram. receive hdb3/b8zs decoder the decoder function is available in both hardware and host modes on a per channel basis by controlling the tneg_n/codes_n pin or the codes_n interface bit. the decoder function is only active in single-rail mode. when selected, receive data in this mode will be decoded according to hdb3 rules for e1 and b8zs for t1 systems. bipolar violations that do not conform to the coding scheme will be reported as line code violation at the rneg_n/lcv_n pin of each channel. the length of the lcv pulse is one rclk cycle for each code violation. in e1mode only, an excessive number of zeros in the receive data stream is also reported as an error at the same output pin. if ami decoding is selected in single rail mode, every bipolar violation in the receive data stream will be reported as an error at the rneg_n/lcv_n pin. recovered clock (rclk) sampling edge this feature is available in both hardware and host modes on a global basis. in host mode, the sampling edge of rclk output can be changed through the interface control bit rclke. if a 1 is written in the rclke interface bit, receive data output at rpos_n/rdata_n and rneg_n/lcv_n are updated on the falling edge of rclk for all eight channels. writing a 0 to the rclke register, updates the receive data on the rising edge of rclk. in hardware mode the same feature is available under the control of the rclke pin. f igure 7. s implified d iagram of -29db t1/e1 g ain m ode and rlos c ondition f igure 8. r eceive c lock and o utput d ata t iming normalized up to +29db max normalized up to +29db max declare los clear los -9db +3db clear los declare los +3db -9db rclk r rclk f rclk rpos or rneg r dy r ho
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 26 jitter attenuator to reduce phase and frequency jitter in the recovered clock, the jitter attenuator can be placed in the receive signal path. the jitter attenuator uses a data fifo (first in first out) with a programmable depth that can vary between 2x32 and 2x64. the jitter attenuator can also be placed in the transmit signal path or disabled altogether depending upon system requirements. the jitter attenuator, other than using the master clock as reference, requires no external components. with the jitter attenuator selected, the typical throughput delay from input to output is 16 bits for 32 bit fifo size or 32 bits for 64 bit fifo size. when the read and write pointers of the fifo in the jitter attenuator are within two bits of over-flowing or under-flowing, the bandwidth of the jitter attenuator is widened to track the short term input jitter, thereby avoiding data corruption. when this situation occurs, the jitter attenuator will not attenuate input jitter until the read/write pointer's position is outside the two bits window. under normal condition, the jitter transfer characteristic meets the narrow bandwidth requirement as specified in itu- g.736, itu- i.431 and at&t pub 62411 standards. in t1 mode the jitter attenuator bandwidth is always set to 3hz. in e1 mode, the bandwidth can be reduced through the jabw control signal. when jabw is set high the bandwidth of the jitter attenuator is reduced from 10hz to 1.5hz. under this condition the fifo length is automatically set to 64 bits and the 32 bits fifo length will not be available in this mode. jitter attenuator controls are available on a per channel basis in the host mode and on a global basis in the hardware mode. gapped clock (ja must be enabled in the transmit path) the XRT83SL38 liu is ideal for multiplexer or mapper applications where the network data crosses multiple timing domains. as the higher data rates are de-multiplexed down to t1 or e1 data, stuffing bits are removed which can leave gaps in the incoming data stream. if the jitter attenuator is enabled in the transmit path, the 32-bit or 64-bit fifo is used to smooth the gapped clock into a steady t1 or e1 output. the maximum gap width of the 8-channel liu is shown in table 2. n ote : if the liu is used in a loop timing system, the jitter attenuator should be enabled in the receive path. t able 2: m aximum g ap w idth for m ultiplexer /m apper a pplications fifo d epth m aximum g ap w idth 32-bit 20 ui 64-bit 50 ui
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 27 arbitrary pulse generator for t1 and e1 the arbitrary pulse generator divides the pulse into eight individual segments. each segment is set by a 7-bit binary word by programming the appropriate channel register. this allows the system designer to set the overshoot, amplitude, and undershoot for a unique line build out. the msb (bit 7) is a sign-bit. if the sign-bit is set to 1, the segment will move in a positive direction relative to a flat line (zero) condition. if this sign-bit is set to 0, the segment will move in a negative direction relative to a flat line condition. a pulse with numbered segments is shown in figure 9. by default, the arbitrary segments are programmed to 0x00h. the transmitter outputs will result in an all zero pattern to the line. for e1 arbitrary mode, see global register 0xc0h. transmitter digital data format both the transmitter and receiver can be configured to operate in dual or single-rail data formats. this feature is available under both hardware and host control modes, on a global basis. the dual or single-rail data format is determined by the state of the sr/dr pin in hardware mode or sr/dr interface bit in the host mode. in single-rail mode, transmit clock and nrz data are applied to tclk_n and tpos_n/tdata_n pins respectively. in single-rail and hardware mode the tneg_n/codes_n input can be used as the codes function. with tneg_n/codes_n tied low, hdb3 or b8zs encoding and decoding are enabled for e1 and t1 modes respectively. with tneg_n/codes_n tied high, the ami coding scheme is selected. in both dual or single- rail modes of operations, the transmitter converts digital input data to a bipolar format before being transmitted to the line. transmit clock (tclk) sampling edge serial transmit data at tpos_n/tdata_n and tneg_n/codes_n are clocked into the XRT83SL38 under the synchronization of tclk_n. with a 0 written to the tclke interface bit, or by pulling the tclke pin low, input data is sampled on the falling edge of tclk_n. the sampling edge is inverted with a 1 written to tclke interface bit, or by connecting the tclke pin high. f igure 9. a rbitrary p ulse s egment a ssignment 1 2 3 4 5 6 7 8 segment register 1 0xn8 2 0xn9 3 0xna 4 0xnb 5 0xnc 6 0xnd 7 0xne 8 0xnf
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 28 transmit hdb3/b8zs encoder the encoder function is available in both hardware and host modes on a per channel basis by controlling the tneg_n/codes_n pin or codes interface bit. the encoder is only available in single-rail mode. in e1 mode and with hdb3 encoding selected, any sequence with four or more consecutive zeros in the input serial data from tpos_n/tdata_n, will be removed and replaced with 000v or b00v, where b indicates a pulse conforming with the bipolar rule and v representing a pulse violating the rule. an example of hdb3 encoding is shown in ta b l e 3 . in a t1 system, an input data sequence with eight or more consecutive zeros will be removed and replaced using the b8zs encoding rule. an example of bipolar with 8 zero substitution (b8zs) encoding scheme is shown in ta b l e 4 . writing a 1 into the codes_n interface bit or connecting the tneg_n/ codes_n pin to a high level selects the ami coding for both e1 or t1 systems. f igure 10. t ransmit c lock and i nput d ata t iming t able 3: e xamples of hdb3 e ncoding n umber of pulse before next 4 zeros n ext 4 bits input 0000 hdb3 (case1) odd 000v hdb3 (case2) even b00v t able 4: e xamples of b8zs e ncoding c ase 1p receding p ulse n ext 8 b its input + 00000000 b8zs 000vb0vb ami output + 000+ -0- + c ase 2 input - 00000000 b8zs 000vb0vb ami output - 000- +0+ - tclk r tclk f tclk tpos/tdata or tneg t su t ho
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 29 driver failure monitor (dmo) the driver monitor circuit is used to detect transmit driver failure by monitoring the activities at ttip and tring outputs. driver failure may be caused by a short circuit in the primary transformer or system problems at the transmit input. if the transmitter of a channel has no output for more than 128 clock cycles, the corresponding dmo pin goes high and remains high until a valid transmit pulse is detected. in host mode, the failure of the transmit channel is reported in the corresponding interface bit. if the dmoie bit is also enabled, any transition on the dmo interface bit will generate an interrupt. the driver failure monitor is supported in both hardware and host modes on a per channel basis. transmit pulse shaper & line build out (lbo) circuit the transmit pulse shaper circuit uses the high speed clock from the master timing generator to control the shape and width of the transmitted pulse. the internal high-speed timing generator eliminates the need for a tightly controlled transmit clock (tclk) duty cycle. with the jitter attenuator not in the transmit path, the transmit output will generate no more than 0.025unit interval (ui) peak-to-peak jitter. in hardware mode, the state of the a[4:0]/eqc[4:0] pins determine the transmit pulse shape for all eight channels. in host mode transmit pulse shape can be controlled on a per channel basis using the interface bits eqc[4:0]. the chip supports five fixed transmit pulse settings for t1 short-haul applications plus a fully programmable waveform generator for arbitrary transmit output pulse shapes (the arbitrary pulse generators are available for both t1 and e1). the choice of the transmit pulse shape and lbo under the control of the interface bits are summarized in table 5 . for csu lbo transmit pulse design information, refer to ansi t1.403-1993 network- to-customer installation specification, annex-e. n ote : eqc[4:0] determine the t1/e1 operating mode of the XRT83SL38. when eqc4 = 1 and eqc3 = 1, the XRT83SL38 is in the e1 mode, otherwise it is in the t1/j1 mode. for details on how to enable the e1 arbitrary mode, see global register 0xc0h. t able 5: r eceive e qualizer c ontrol and t ransmit l ine b uild -o ut s ettings eqc4 eqc3 eqc2 eqc1 eqc0 e1/t1 m ode & r eceive s ensitivity t ransmit lbo c able c oding 0 1000t1 short haul/15db 0-133 ft./ 0.6db 100 w / tp b8zs 0 1001t1 short haul/15db133-266 ft./ 1.2db 100 w / tp b8zs 0 1010t1 short haul/15db266-399 ft./ 1.8db 100 w / tp b8zs 0 1011t1 short haul/15db399-533 ft./ 2.4db 100 w / tp b8zs 0 1100t1 short haul/15db533-655 ft./ 3.0db 100 w / tp b8zs 0 1101t1 short haul/15dbarbitrary pulse100 w / tp b8zs 0 1110t1 gain mode/29db 0-133 ft./ 0.6db100 w / tp b8zs 0 1111t1 gain mode/29db133-266 ft./ 1.2db 100 w / tp b8zs 1 0000t1 gain mode/29db266-399 ft./ 1.8db 100 w / tp b8zs 1 0001t1 gain mode/29db399-533 ft./ 2.4db 100 w / tp b8zs 1 0010t1 gain mode/29db533-655 ft./ 3.0db 100 w / tp b8zs 1 0011t1 gain mode/29dbarbitrary pulse100 w / tp b8zs 1 1100 e1 short haulitu g.703/arbitrary75 w coax hdb3
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 30 transmit and receive terminations the XRT83SL38 is a versatile liu that can be programmed to use one bill of materials (bom) for worldwide applications for t1, j1 and e1. for specific applications the internal terminations can be disabled to allow the use of existing components and/or designs. receiver (channels 0 - 7) i nternal r eceive t ermination m ode in hardware mode, rxtsel (pin 83) can be tied high to select internal termination mode for all receive channels or tied low to select external termination mode. individual channel control can only be done in host mode. by default the XRT83SL38 is set for external termination mode at power up or at hardware reset. in host mode, bit 7 in the appropriate channel register, ( table 20, microprocessor register #1, bit description, on page 51 ), is set high to select the internal termination mode for that specific receive channel. 1 1101 e1 short haulitu g.703/arbitrary120 w tp hdb3 1 1110 e1 gain modeitu g.703/arbitrary75 w coax hdb3 1 1111 e1 gain modeitu g.703/arbitrary120 w tp hdb3 t able 6: r eceive t ermination c ontrol rxtsel rx termination 0 external 1 internal t able 5: r eceive e qualizer c ontrol and t ransmit l ine b uild -o ut s ettings eqc4 eqc3 eqc2 eqc1 eqc0 e1/t1 m ode & r eceive s ensitivity t ransmit lbo c able c oding
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 31 if the internal termination mode (rxtsel = 1) is selected, the effective impedance for e1, t1 or j1 can be achieved either with an internal resistor or a combination of internal and external resistors as shown in ta b l e 7 . n ote : in hardware mode, pins rxres[1:0] control all channels. f igure 11. s implified d iagram for the i nternal r eceive and t ransmit t ermination m ode t1 ttip tring 5 8 1:2 75 w , 100 w 110 w or 120 w 4 1 0.68 m f r int r int ttip tring tx line driver t2 rtip rring 1 4 1:1 8 5 rtip rring rx equilizer r int channel _n tpos tneg tclk rpos rneg rclk 75 w , 100 w 110 w or 120 w
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 32 figure 12 is a simplified diagram for t1 (100 w ) in the external receive and transmit termination mode. figure 13 is a simplified diagram for e1 (75 w ) in the external receive and transmit /.termination mode. t able 7: r eceive t erminations rxtsel tersel1 tersel0 rxres1 rxres0 r ext r int m ode 0xxxx r ext t1/e1/j1 10000 100 w t1 10100 110 w j1 11000 75 w e1 11100 120 w e1 10001240 w 172 w t1 10101240 w 204 w j1 11001240 w 108 w e1 11101240 w 240 w e1 10010210 w 192 w t1 10110210 w 232 w j1 11010210 w 116 w e1 11110210 w 280 w e1 10011150 w 300 w t1 10111150 w 412 w j1 11011150 w 150 w e1 11111150 w 600 w e1 f igure 12. s implified d iagram for t1 in the e xternal t ermination m ode (rxtsel= 0) 3.1 w 3.1 w ttip tring rtip rring XRT83SL38 liu 100 w 100 w 100 w 1:2.45 1:1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 33 transmitter (channels 0 - 7) t ransmit t ermination m ode in hardware mode, txtsel (pin 84) can be tied high to select internal termination mode for all transmit channels or tied low for external termination. individual channel control can be done only in host mode. in host mode, bit 6 in the appropriate register for a given channel is set high to select the internal termination mode for that specific transmit channel, see table 20, microprocessor register #1, bit description, on page 51. for internal termination, the transformer turns ratio is always 1:2. in internal mode, no external resistors are used. an external capacitor of 0.68 m f is used for proper operation of the internal termination circuitry, see figure 11 . e xternal t ransmit t ermination m ode by default the XRT83SL38 is set for external termination mode at power up or at hardware reset. when external transmit termination mode is selected, the internal termination circuitry is disabled. the value of the external resistors is chosen for a specific application according to the turns ratio selected by tratio (pin 127) in hardware mode or bit 0 in the appropriate register for a specific channel in host mode, see table 10 and table 22, microprocessor register #3, bit description, on page 55 . figure 12 is a simplified block f igure 13. s implified d iagram for e1 in e xternal t ermination m ode (rxtsel= 0) t able 8: t ransmit t ermination c ontrol txtsel tx termination t x t ransformer r atio 0 external 1:2.45 1 internal 1:2 t able 9: t ermination s elect c ontrol tersel1 tersel0 termination 00 100 w 01 110 w 10 75 w 11 120 w 9.1 w 9.1 w ttip tring rtip rring 75 w XRT83SL38 liu 75 w 75 w 1:2.45 1:1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 34 diagram for t1 (100 w ) in the external termination mode. figure 13 is a simplified block diagram for e1 (75 w ) in the external termination mode. ta b l e 11 summarizes the transmit terminations. redundancy applications telecommunication system design requires signal integrity and reliability. when a t1/e1 primary line card has a failure, it must be swapped with a backup line card while maintaining connectivity to a backplane without losing data. system designers can achieve this by implementing common redundancy schemes with the XRT83SL38 line interface unit (liu). the XRT83SL38 offers features that are tailored to redundancy applications while reducing the number of components and providing system designers with solid reference designs. these features allow system designers to implement redundancy applications that ensure reliability. the internal impedance mode eliminates the need for external relays when using the 1:1 and 1+1 redundancy schemes. t able 10: t ransmit t ermination c ontrol tratio t urns r atio 01:2.45 11:2 t able 11: t ransmit t erminations tersel1 tersel0 txtsel tratio r int w n r ext w c ext 0= external set by control bits n, r ext , and c ext are suggested settings 1= internal t1 100 w 0 0000 w 2.45 3.1 w 0 0 0010 w 23.1 w 0 0 0 1 x 12.5 w 20 w 0.68 m f j1 110 w 0 1000 w 2.45 3.1 w 0 0 1010 w 23.1 w 0 0 1 1 x 13.75 w 20 w 0.68 m f e1 75 w 1 0000 w 2.45 6.2 w 0 1 0010 w 29.1 w 0 101x9.4 w 20 w 0.68 m f e1 120 w 1 1000 w 2.45 6.2 w 0 1 1010 w 29.1 w 0 111x15 w 20 w 0.68 m f
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 35 programming considerations in many applications switching the control of the transmitter outputs and the receiver line impedance to hardware control will provide faster transmitter on/off switching. in host mode, there are two bits in register 130 (82h) that control the transmitter outputs and the rx line impedance select, txoncntl (bit 7) and tercntl (bit 6). setting bit-7 (txoncntl) to a 1 transfers the control of the transmit on/off function to the txon_n hardware control pins. (pins 90 through 93 and pins 169 through 172). setting bit-6 (tercntl) to a 1 transfers the control of the rx line impedance select (rxtsel) to the rxtsel hardware control pin (pin 83). either mode works well with redundancy applications. the user can determine which mode has the fastest switching time for a unique application. typical redundancy schemes n 1:1 one backup card for every primary card (facility protection) n 1+1 one backup card for every primary card (line protection) n n+1one backup card for n primary cards 1:1 redundancy a 1:1 facility protection redundancy scheme has one backup card for every primary card. when using 1:1 redundancy, the backup card has its transmitters tri-stated and its receivers in high impedance. this eliminates the need for external relays and provides one bill of materials for all interface modes of operation. the transmit and receive sections of the liu device are described separately. 1+1 redundancy a 1+1 line protection redundancy scheme has one backup card for every primary card, and the receivers on the backup card are monitoring the receiver inputs. therefore, the receivers on both cards need to be active. the transmit outputs require no external resistors. the transmit and receive sections of the liu device are described separately. transmit 1:1 & 1+1 redundancy for 1:1 and 1+1 redundancy, the transmitters on the primary and backup card should be programmed for internal impedance mode. the transmitters on the backup card should be tri-stated. select the appropriate impedance for the desired mode of operation, t1/e1/j1. a 0.68uf capacitor is used in series with ttip for blocking dc bias. see figure 14 for a simplified block diagram of the transmit section for 1:1 and 1+1 redundancy scheme. n ote : for simplification, the over voltage protection circuitry was omitted.
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 36 receive 1:1 & 1+1 redundancy for 1:1 and 1+1 redundancy, the receivers on the primary card should be programmed for internal impedance mode. the receivers on the backup card should be programmed for external impedance mode. since there is no external resistor in the circuit, the receivers on the backup card will be high impedance. this key design feature eliminates the need for relays and provides one bill of materials for all interface modes of operation. select the impedance for the desired mode of operation, t1/e1/j1. to swap the primary card, set the backup card to internal impedance mode, then the primary card to external impedance mode. see figure 15 for a simplified block diagram of the receive section for a 1:1 and 1+1 redundancy scheme. n ote : for simplification, the over voltage protection circuitry was omitted. f igure 14. s implified b lock d iagram of the t ransmit s ection for 1:1 & 1+1 r edundancy f igure 15. s implified b lock d iagram - r eceive s ection for 1:1 and 1+1 r edundancy t1/e1 line backplane interface primary card backup card XRT83SL38 XRT83SL38 tx tx line interface card 0.68 m f 0.68 m f txtsel=1, internal txtsel=1, internal 1:2 or 1:2.45 rxtsel=0, external rxtsel=1, internal backplane interface primary card backup card XRT83SL38 XRT83SL38 rx line interface card t1/e1 line rx 1:1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 37 n+1 redundancy n+1 redundancy has one backup card for n primary cards. due to impedance mismatch and signal contention, external relays are necessary when using this redundancy scheme. the advantage of relays is that they create complete isolation between the primary cards and the backup card. this allows all transmitters and receivers on the primary cards to be configured in internal impedance mode, providing one bill of materials for all interface modes of operation. the transmit and receive sections of the XRT83SL38 are described separately. transmit for n+1 redundancy, the transmitters on all cards should be programmed for internal impedance mode providing one bill of materials for t1/e1/j1. the transmitters on the backup card do not have to be tri-stated. to swap the primary card, close the desired relays, and tri-state the transmitters on the failed primary card. a 0.68 m f capacitor is used in series with ttip for blocking dc bias. see figure 16 for a simplified block diagram of the transmit section for an n+1 redundancy scheme. n ote : for simplification, the over voltage protection circuitry was omitted. f igure 16. s implified b lock d iagram - t ransmit s ection for n+1 r edundancy backplane interface primary card XRT83SL38 tx line interface card 0.68 m f t1/e1 line primary card XRT83SL38 tx primary card XRT83SL38 tx backup card XRT83SL38 tx t1/e1 line t1/e1 line txtsel=1, internal txtsel=1, internal txtsel=1, internal txtsel=1, internal 1:2 or 1:2.45 0.68 m f 0.68 m f 0.68 m f 1:2 or 1:2.45 1:2 or 1:2.45
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 38 receive for n+1 redundancy, the receivers on the primary cards should be programmed for internal impedance mode. the receivers on the backup card should be programmed for external impedance mode. since there is no external resistor in the circuit, the receivers on the backup card will be high impedance. select the impedance for the desired mode of operation, t1/e1/j1. to swap the primary card, set the backup card to internal impedance mode, then the primary card to external impedance mode. see figure 17 . for a simplified block diagram of the receive section for a n+1 redundancy scheme. n ote : for simplification, the over voltage protection circuitry was omitted. f igure 17. s implified b lock d iagram - r eceive s ection for n+1 r edundancy backplane interface primary card XRT83SL38 rx line interface card primary card XRT83SL38 rx primary card XRT83SL38 rx backup card XRT83SL38 rx rxtsel=1, internal rxtsel=1, internal rxtsel=1, internal rxtsel=1, external t1/e1 line t1/e1 line t1/e1 line 1:1 1:1 1:1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 39 pattern transmit and detect function several test and diagnostic patterns can be generated and detected by the chip. in hardware mode each channel can be independently programmed to transmit an all ones pattern by applying a high level to the corresponding taos_n pin. in host mode, the three interface bits txtest[2:0] control the pattern generation and detection independently for each channel according to ta b l e 1 2 . transmit all ones (taos) this feature is available in both hardware and host modes. with the taos_n pin connected to a high level or when interface bits txtest2=1, txtest1=0 and txtest0=1 the transmitter ignores input from tpos_n/tdata_n and tneg_n/codes_n pins and sends a continuous ami encoded all ones signal to the line, using tclk_n clock as the reference. in addition, when the hardware pin and interface bit ataos is activated, the chip will automatically transmit the all ones data from any channel that detects an rlos condition. this feature is not available on a per channel basis. tclk_n must not be tied low. network loop code detection and transmission this feature is available in host mode only. when the interface bits txtest2=1, txtest1=1 and txtest0=0 the chip is enabled to transmit the 00001 network loop-up code from the selected channel requesting a loop-back condition from the remote terminal. simultaneously setting the interface bits nlcde1=0 and nlcde0=1 enables the network loop-up code detection in the receiver. if the 00001 network loop-up code is detected in the receive data for longer than 5 seconds, the nlcd bit in the interface register is set indicating that the remote terminal has activated remote loop-back and the chip is receiving its own transmitted data. when the interface bits txtest2=1, txtest1=1 and txtest0=1 the chip is enabled to transmit the network loop-down code (tldc) 001 from the selected channel requesting the remote terminal the removal of the loop-back condition. in the host mode each channel is capable of monitoring the contents of the receive data for the presence of loop-up or loop-down code from the remote terminal. in the host mode the two interface bits nlcde[1:0] control the loop-code detection independently for each channel according to ta b l e 1 3 . setting the interface bits to nlcde1=0 and nlcde0=1 activates the detection of the loop-up code in the receive data. if the 00001 network loop-up code is detected in the receive data for longer than 5 seconds, the nlcd interface bit is set to 1 and stays in this state for as long as the receiver continues to receive the t able 12: p attern transmission control txtest2 txtest1 txtest0 t est p attern 0xx none 1 0 0 tdqrss 1 0 1 taos 110 tluc 111 tldc t able 13: l oop -c ode d etection c ontrol nlcde1 nlcde0 condition 0 0 disable loop-code detection 0 1 detect loop-up code in receive data 1 0 detect loop-down code in receive data 1 1 automatic loop-code detection and remote loop-back activation
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 40 network loop-up code. in this mode if the nlcd interrupt is enabled, the chip will initiate an interrupt on every transition of nlcd. the host has the option to ignore the request from the remote terminal, or to respond to the request and manually activate remote loop-back. the host can subsequently activate the detection of the loop-down code by setting nlcde1=1 and nlcde0=0. in this case, receiving the 001 loop-down code for longer than 5 seconds will set the nlcd bit to 1 and if the nlcd interrupt is enabled, the chip will initiate an interrupt on every transition of nlcd. the host can respond to the request from the remote terminal and remove loop-back condition. in the manual network loop-up (nlcde1=0 and nlcde0=1) and loop- down (nlcde1=1 and nlcde0=0) code detection modes, the nlcd interface bit will be set to 1 upon receiving the corresponding code in excess of 5 seconds in the receive data. the chip will initiate an interrupt any time the status of the nlcd bit changes and the network loop-code interrupt is enabled. in the host mode, setting the interface bits nlcde1=1 and nlcde0=1 enables the automatic loop-code detection and remote loop-back activation mode if, txtest[2:0] is not equal to 110. as this mode is initiated, the state of the nlcd interface bit is reset to 0 and the chip is programmed to monitor the receive input data for the loop-up code. if the 00001 network loop-up code is detected in the receive data for longer than 5 seconds in addition to the nlcd bit in the interface register being set, remote loop-back is automatically activated. the chip stays in remote loop-back even if it stops receiving the 00001 pattern. after the chip detects the loop-up code, sets the nlcd bit and enters remote loop-back, it automatically starts monitoring the receive data for the loop-down code. in this mode however, the nlcd bit stays set even if the receiver stops receiving the loop-up code, which is an indication to the host that the remote loop-back is still in effect. remote loop-back is removed if the chip detects the 001 loop-down code for longer than 5 seconds. detecting the 001 code also results in resetting the nlcd interface bit and initiating an interrupt. the remote loop-back can also be removed by taking the chip out of the automatic detection mode by programming it to operate in a different state. the chip will not respond to remote loop-back request if local analog loop-back is activated locally. when programmed in automatic detection mode the nlcd interface bit stays high for the whole time the remote loop-back is activated and initiates an interrupt any time the status of the nlcd bit changes provided the network loop-code interrupt is enabled. transmit and detect quasi-random signal source (tdqrss) each channel of XRT83SL38 includes a qrss pattern generation and detection block for diagnostic purposes that can be activated only in the host mode by setting the interface bits txtest2=1, txtest1=0 and txtest0=0. for t1 systems, the qrss pattern is a 2 20 -1pseudo-random bit sequence (prbs) with no more than 14 consecutive zeros. for e1 systems, the qrss pattern is 2 15 -1 prbs with an inverted output. with qrss and analog local loop-back enabled simultaneously, and by monitoring the status of the qrpd interface bit, all main functional blocks within the transceiver can be verified. when the receiver achieves qrss synchronization with fewer than 4 errors in a 128 bits window, qrpd changes from low to high. after pattern synchronization, any bit error will cause qrpd to go low for one clock cycle. if the qrpdie bit is enabled, any transition on the qrpd bit will generate an interrupt. with tdqrss activated, a bit error can be inserted in the transmitted qrss pattern by transitioning the insber interface bit from 0 to 1. bipolar violation can also be inserted either in the qrss pattern, or input data when operating in the single-rail mode by transitioning the insbpv interface bit from 0 to 1. the state of insber and insbpv bits are sampled on the rising edge of the tclk_n. to insure the insertion of the bit error or bipolar violation, a 0 should be written in these bit locations before writing a 1.
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 41 loop-back modes the XRT83SL38 supports several loop-back modes under both hardware and host control. in hardware mode the two loop[1:0] pins control the loop-back functions for each channel independently according to ta b l e 1 4 . in host mode the loop-back functions are controlled by the three loop[2:0] interface bits. each channel can be programmed independently according to ta b l e 1 5 . t able 14: l oop - back control in h ardware mode loop1 loop0 l oop - back m ode 0 0 none 0 1 analog 10remote 11digital t able 15: l oop - back control in h ost mode loop2 loop1 loop0 l oop - back m ode 0xx none 100 dual 101 analog 110 remote 111 digital
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 42 local analog loop-back (aloop) with local analog loop-back activated, the transmit data at ttip and tring are looped-back to the analog input of the receiver. external inputs at rtip/rring in this mode are ignored while valid transmit data continues to be sent to the line. local analog loop-back exercises most of the functional blocks of the XRT83SL38 including the jitter attenuator which can be selected in either the transmit or receive paths. local analog loop-back is shown in figure 18 . in this mode, the jitter attenuator (if selected) can be placed in the transmit or receive path. remote loop-back (rloop) with remote loop-back activated, receive data after the jitter attenuator (if selected in the receive path) is looped back to the transmit path using rclk as transmit timing. in this mode transmit clock and data are ignored, while rclk and receive data will continue to be available at their respective output pins. remote loop-back with jitter attenuator selected in the receive path is shown in figure 19 . f igure 18. l ocal a nalog l oop - back signal flow f igure 19. r emote l oop - back mode with jitter attenuator selected in receive path rx data & clock recovery decoder tpos tneg tclk rclk rpos rneg tx encoder timing control ja ttip tring rtip rring tx decoder timing control rx data & clock recovery tpos tneg tclk rclk rpos rneg encoder ttip tring rtip rring ja
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 43 in the remote loop-back mode if the jitter attenuator is selected in the transmit path, the receive data from the clock and data recovery block is looped back to the transmit path and is applied to the jitter attenuator using rclk as transmit timing. in this mode the transmit clock and data are also ignored, while rclk and received data will continue to be available at their respective output pins. remote loop-back with the jitter attenuator selected in the transmit path is shown in figure 20 . digital loop-back (dloop) digital loop-back or local loop-back allows the transmit clock and data to be looped back to the corresponding receiver output pins through the encoder/decoder and jitter attenuator. in this mode, receive data and clock are ignored, but the transmit data will be sent to the line uninterrupted. this loop back feature allows users to configure the line interface as a pure jitter attenuator. the digital loop-back signal flow is shown in figure 21. f igure 20. r emote l oop - back mode with jitter attenuator selected in t ransmit path f igure 21. d igital l oop - back mode with jitter attenuator selected in t ransmit path tx decoder timing control rx clock & data recovery ja tpos tneg tclk rclk rpos rneg encoder ttip tring rtip rrin g tx decoder timing control rx data & clock recovery ja tpos tneg tclk rclk rpos rneg encoder ttip tring rtip rring
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 44 dual loop-back figure 22 depicts the data flow in dual-loopback. in this mode, selecting the jitter attenuator in the transmit path will have the same result as placing the jitter attenuator in the receive path. in dual loop-back mode the recovered clock and data from the line are looped back through the transmitter to the ttip and tring without passing through the jitter attenuator. the transmit clock and data are looped back through the jitter attenuator to the rclk and rpos/rdata and rneg pins. f igure 22. s ignal flow in d ual loop - back mode tx decoder timing control rx data & clock recovery ja tpos tneg tclk rclk rpos rneg encoder ttip tring rtip rring
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 45 microprocessor parallel interface XRT83SL38 is equipped with a microprocessor interface for easy device configuration. the parallel port of the XRT83SL38 is compatible with both intel and motorola address and data buses. the XRT83SL38 has an 8-bit address a[7:0] input and 8-bit bi-directional data bus d[7:0]. the signals required for a generic microprocessor to access the internal registers are described in table 16 . t able 16: m icroprocessor interface signal description d[7:0] data input (output): 8 bits bi-directional read/write data bus for register access. a[7:0] address input: 8 bit address to select internal register location. m pts1 m pts2 microprocessor type select: m pclk microprocessor clock input : input clock for synchronous microprocessor operation. maximum clock speed is 54mhz. this pin is internally pulled low for asynchronous microprocessor operation when no clock is present. ale_as address latch input (address strobe): -intel bus timing, the address inputs are latched into the internal register on the falling edge of ale. -motorola bus timing, the address inputs are latched into the internal register on the falling edge of as . cs chip select input: this signal must be low in order to access the parallel port. rd _ds read input (data strobe): -intel bus timing, a low pulse on rd selects a read operation when cs pin is low. -motorola bus timing, a low pulse on ds indicates a read or write operation when cs pin is low. wr _r/w write input (read/write): -intel bus timing, a low pulse on wr selects a write operation when cs pin is low. -motorola bus timing, a high pulse on r/w selects a read operation and a low pulse on r/w selects a write operation when cs pin is low. rdy_dtack ready output (data transfer acknowledge output): -intel bus timing, rdy is asserted high to indicate the XRT83SL38 has completed a read or write operation. -motorola bus timing, dtack is asserted low to indicate the XRT83SL38 has completed a read or write operation. int interrupt output: this pin is asserted low to indicate an interrupt caused by an alarm condition in the device status registers. the activation of this pin can be blocked by setting the gie bit to 0 in the command control register. m pts2 m pts1 0 0 0 1 1 0 m p type 68hc11, 8051, 80c188 (async.) motorola 68k (async.) intel x86 (sync.) intel i960, motorola 860 (sync.) 1 1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 46 microprocessor register tables the microprocessor interface consists of 256 addressable locations. each channel uses 16 dedicated 8 byte registers for independent programming and control. there are four additional registers for global control of all channels and two registers for device identification and revision numbers. the remaining registers are for factory test and future expansion. the control register map and the function of the individual bits are summarized in ta b l e 1 7 and ta b l e 1 8 respectively. t able 17: m icroprocessor r egister a ddress r egister n umber r egister a ddress f unction hex binary 0 - 15 0x00 - 0x0f 00000000 - 00001111 channel 0 control registers 16 - 31 0x10 -0x1f 00010000 - 00011111 channel 1 control registers 32 - 47 0x20 - 0x2f 00100000 - 00101111 channel 2 control registers 48 - 63 0x30 - 0x3f 00110000 - 00111111 channel 3 control registers 64 - 79 0x40 - 0x4f 01000000 - 01001111 channel 4 control registers 80 - 95 0x50 - 0x5f 01010000 - 01011111 channel 5 control registers 96-111 0x60 - 0x6f 01100000 - 01101111 channel 6 control registers 112 - 127 0x70 - 0x7f 01110000 - 01111111 channel 7 control registers 128 - 131 0x80 - 0x83 10000000 - 10000011 command control registers for all 8 channels 132 -139 0x84 - 0x8b 10000100 - 10001011 r/w registers reserved for testing channels 0-3 140 - 191 0x8c - 0xbf 10001100 - 10111111 reserved 192 0xc0 11000000 command control register for all 8 channels 193 - 195 0xc1 - 0xc3 11000001 - 11000011 reserved 196 - 203 0xc4 - 0xcb 11000100 - 11001011 r/w registers reserved for testing channels 4-7 204 - 253 0xcc - 0xfd 11001100 - 11111101 reserved 254 0xfe 11111110 device id 255 0xff 11111111 revision id t able 18: m icroprocessor r egister b it d escription r eg . # a ddress r eg . t ype b it 7b it 6b it 5b it 4b it 3b it 2b it 1b it 0 channel 0 control registers 0 00000000 hex 0x00 r/w reserved reserved rxon_n eqc4_n eqc3_n eqc2_n eqc1_n eqc0_n 1 00000001 hex 0x01 r/w rxtsel_n txtsel_n tersel1_n tersel0_n jasel1_n jasel0_n jabw_n fifos_n 2 00000010 hex 0x02 r/w invqrss_n txtest2_n txtest1_n txtest0_n txon_n loop2_n loop1_n loop0_n
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 47 3 00000011 hex 0x03 r/w nlcde1_n nlcde0_n codes_n rxres1_n rxres0_n insbpv_n insber_n tratio_n 4 00000100 hex 0x04 r/w reserved dmoie_n flsie_n lcvie_n nlcdie_n aisdie_n rlosie_n qrpdie_n 5 00000101 hex 0x05 ro reserved dmo_n fls_n lcv_n nlcd_n aisd_n rlos_n qrpd_n 6 00000110 hex 0x06 rur reserved dmois_n flsis_n lcvis_n nlcdis_n aisdis_n rlosis_n qrpdis_n 7 00000111 hex 0x07 ro reserved reserved clos5_n clos4_n clos3_n clos2_n clos1_n clos0_n 8 00001000 hex 0x08 r/w x b6s1_n b5s1_n b4s1_n b3s1_n b2s1_n b1s1_n b0s1_n 9 00001001 hex 0x09 r/w x b6s2_n b5s2_n b4s2_n b3s2_n b2s2_n b1s2_n b0s2_n 10 00001010 hex 0x0a r/w x b6s3_n b5s3_n b4s3_n b3s3_n b2s3_n b1s3_n b0s3_n 11 00001011 hex 0x0b r/w x b6s4_n b5s4_n b4s4_n b3s4_n b2s4_n b1s4_n b0s4_n 12 00001100 hex 0x0c r/w x b6s5_n b5s5_n b4s5_n b3s5_n b2s5_n b1s5_n b0s5_n 13 00001101 hex 0x0d r/w x b6s6_n b5s6_n b4s6_n b3s6_n b2s6_n b1s6_n b0s6_n 14 00001110 hex 0x0e r/w x b6s7_n b5s7_n b4s7_n b3s7_n b2s7_n b1s7_n b0s7_n 15 00001111 hex 0x0f r/w x b6s8_n b5s8_n b4s8_n b3s8_n b2s8_n b1s8_n b0s8_n reset = 0 reset = 0 reset = 0 reset = 0 reset = 0 reset = 0 reset = 0 reset = 0 command control global registers for all 8 channels 16-31 0001xxxx hex 0x10- 0x1f r/w channel 1control register (see registers 0-15 for description) 32-47 0010xxxx hex 0x20- ox2f r/w channel 2 control register (see registers 0-15 for description) 48-63 0011xxxx hex 0x30- 0x3f r/w channel 3 control register (see registers 0-15 for description) 64-79 0100xxxx hex 0x40- 0x4f r/w channel 4 control register (see registers 0-15 for description) 80-95 0101xxxx hex 0x50- 0x5f r/w channel 5 control register (see registers 0-15 for description) 96-111 0110xxxx hex 0x60- 0x6f r/w channel 6 control register (see registers 0-15 for description) t able 18: m icroprocessor r egister b it d escription r eg . # a ddress r eg . t ype b it 7b it 6b it 5b it 4b it 3b it 2b it 1b it 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 48 112-127 0111xxxx hex 0x70- 0x7f r/w channel 7 control register (see registers 0-15 for description) command control registers for all 8 channels 128 10000000 hex 0x80 r/w sr/dr ataos rclke tclke datap reserved gie sreset 129 10000001 hex 0x81 r/w reserved clksel2 clksel1 clksel0 mclkrate rxmute exlos ict 130 10000010 hex 0x82 r/w txoncntl tercntl reserved reserved monitor_3 monitor_2 monitor _1 monitor_0 131 10000011 hex 0x83 r/w gauge1 gauge0 reserved reserved sl_1 sl_0 eqg_1 eqg_0 test registers for channels 0 - 3 132 10000100 r/w test byte 0 133 10000101 r/w test byte 1 134 10000110 r/w test byte 2 135 10000111 r/w test byte 3 136 10001000 r/w test byte 4 137 10001001 r/w test byte 5 138 10001010 r/w test byte 6 139 10001011 r/w test byte 7 unused registers 140-191 100011xx command control register for all 8 channels 192 11000000 hex 0xc0 r/w reserved reserved reserved reserved reserved reserved reserved e1arben unused registers 193-195 110000xx test registers for channels 4 - 7 196 11000100 r/w test byte 0 197 11000101 r/w test byte 0 198 11000110 r/w test byte 0 199 11000111 r/w test byte 0 200 11001000 r/w test byte 0 201 11001001 r/w test byte 0 202 11001010 r/w test byte 0 203 11001011 r/w test byte 0 unused registers 204 11001100 t able 18: m icroprocessor r egister b it d escription r eg . # a ddress r eg . t ype b it 7b it 6b it 5b it 4b it 3b it 2b it 1b it 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 49 . 253 11111101 id registers 254 11111110 hex 0xfe ro device id hex: fc binary : 11111100 255 11111111 hex 0xff ro device revision id t able 18: m icroprocessor r egister b it d escription r eg . # a ddress r eg . t ype b it 7b it 6b it 5b it 4b it 3b it 2b it 1b it 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 50 microprocessor register descriptions t able 19: m icroprocessor r egister #0, b it d escription r egister a ddress 00000000 00010000 00100000 00110000 01000000 01010000 01100000 01110000 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6 reserved r/w d5 rxon_n receiver on: writing a 1 into this bit location turns on the receive section of channel n. writing a 0 shuts off the receiver section of channel n. n otes : 1. this bit provides independent turn-off or turn-on control of each receiver channel. 2. in hardware mode all receiver channels are always on in the tqfp package. in the bga packace all receiver channels can be turned on or off together by applying the appropriate signal to the rxon pin (# k16). r/w 0 d4 eqc4_n equalizer control bit 4: this bit together with eqc[3:0] are used for controlling transmit pulse shaping, transmit line build- out (lbo) and receive monitoring for either t1 or e1 modes of operation. see ta b l e 5 for description of equalizer control bits. r/w 0 d3 eqc3_n equalizer control bit 3: see bit d4 description for function of this bit r/w 0 d2 eqc2_n equalizer control bit 2: see bit d4 description for function of this bit r/w 0 d1 eqc1_n equalizer control bit 1: see bit d4 description for function of this bit r/w 0 d0 eqc0_n equalizer control bit 0: see bit d4 description for function of this bit r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 51 t able 20: m icroprocessor r egister #1, b it d escription r egister a ddress 00000001 00010001 00100001 00110001 01000001 01010001 01100001 01110001 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 rxtsel_n receiver termination select: in host mode, this bit is used to select between the internal and external line termination modes for the receiver according to the following table; r/w 0 d6 txtsel_n transmit termination select: in host mode, this bit is used to select between the internal and external line termination modes for the transmitter according to the following table; r/w 0 d5 tersel1_n termination impedance select1: in host mode and in internal termination mode, (txtsel = 1 and rxtsel = 1) tersel[1:0] control the transmit and receive termination impedance according to the following table; in the internal termination mode, the receiver termination of each receiver is realized completely by internal resistors or by the combination of internal and one fixed external resistor. in the internal termination mode, the transmitter output should be ac coupled to the transformer. r/w 0 d4 tersel0_n termination impedance select bit 0: r/w 0 rxtsel rx termination 0 1 external internal txtsel tx termination 0 1 external internal tersel1 tersel0 0 0 0 1 1 0 1 1 termination 100 w 110 w 75 w 120 w
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 52 d3 jasel1_n jitter attenuator select bit 1: the jasel1 and jasel0 bits are used to disable or place the jitter attenuator of each chan- nel independently in the transmit or receive path. r/w 0 d2 jasel0_n jitter attenuator select bit 0: see description of bit d3 for the function of this bit. r/w 0 d1 jabw_n jitter attenuator bandwidth select: in e1 mode, set this bit to 1 to select a 1.5hz bandwidth for the jitter attenuator. the fifo length will be automatically set to 64 bits. set this bit to 0 to select 10hz bandwidth for the jitter attenuator in e1 mode. in t1 mode the jitter attenuator bandwidth is perma- nently set to 3hz, and the state of this bit has no effect on the bandwidth. r/w 0 d0 fifos_n fifo size select: see table of bit d1 above for the function of this bit. r/w 0 t able 20: m icroprocessor r egister #1, b it d escription jasel1 bit d3 jasel0 bit d2 0 0 0 1 1 0 1 1 ja path ja disabled ja in transmit path ja in receive path ja in receive path 0 1 0 1 0 1 0 1 fifos_n bit d0 0 0 1 1 0 0 1 1 jabw bit d1 t1 t1 t1 t1 e1 e1 e1 e1 mode 32 64 32 64 32 64 64 64 fifo size 3 3 3 3 10 10 1.5 1.5 ja b-w hz
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 53 t able 21: m icroprocessor r egister #2, b it d escription r egister a ddress 00000010 00010010 00100010 00110010 01000010 01010010 01100010 01110010 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 invqrss_n invert qrss pattern: when tqrss is active, writing a 1 to this bit inverts the polarity of transmitted qrss pattern. writing a 0 sends the qrss pattern with no inversion. r/w 0 d6 txtest2_n transmit test pattern bit 2 : this bit together with txtest1 and txtest0 are used to generate and transmit test patterns according to the following table: tdqrss (transmit/detect quasi-random signal): this condition when activated enables quasi-random signal source generation and detection for the selected channel number n. in a t1 system qrss pattern is a 2 20 -1 pseudo- random bit sequence (prbs) with no more than 14 consecu- tive zeros. in a e1 system, qrss is a 2 15 -1 prbs pattern. taos (transmit all ones): activating this condition enables the transmission of an all ones pattern from the selected channel number n. tluc (transmit network loop-up code): activating this condition enables the network loop-up code of 00001 to be transmitted to the line for the selected channel number n. when network loop-up code is being transmitted, the XRT83SL38 will ignore the automatic loop-code detection and remote loop-back activation (nlcde1 =1, nlcde0 =1, if activated) in order to avoid activating remote digital loop-back automatically when the remote terminal responds to the loop-back request. tldc (transmit network loop-down code): activating this condition enables the network loop-down code of 001 to be transmitted to the line for the selected channel number n. r/w 0 d5 txtest1_n transmit test pattern bit 1: see description of bit d6 for the function of this bit. r/w 0 0 0 0 1 1 0 1 1 1 1 1 1 x x 0 no pattern tdqrss taos tluc test pattern tldc txtest1 txtest0 txtest2
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 54 d4 txtest0_n transmit test pattern bit 0: see description of bit d6 for the function of this bit. r/w 0 d3 txon_n transmitter on: writing a 1 into this bit location turns on the transmit and receive sections of channel n. writing a 0 shuts off the transmit section of channel n. in this mode, ttip_n and tring_n driver outputs will be tri-stated for power reduction or redundancy applications. r/w 0 d2 loop2_n loop-back control bit 2: this bit together with the loop1 and loop0 bits control the loop-back modes of the chip according to the following table: d1 loop1_n loop-back control bit 1: see description of bit d2 for the function of this bit. r/w 0 d0 loop0_n loop-back control bit 0: see description of bit d2 for the function of this bit. r/w 0 t able 21: m icroprocessor r egister #2, b it d escription loop2 0 1 1 1 1 loop1 x 0 0 1 1 loop0 x 0 1 0 1 loop-back mode no loop-back dual loop-back analog loop-back remote loop-back digital loop-back
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 55 t able 22: m icroprocessor r egister #3, b it d escription r egister a ddress 00000011 00010011 00100011 00110011 01000011 01010011 01100011 01110011 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 nlcde1_n network loop code detection enable bit 1: this bit together with nlcde0_n control the loop-code detec- tion of each channel. when nlcde1 =0 and nlcde0 = 1 or nlcde1 = 1 and nlcde0 = 0, the chip is manually programmed to monitor the receive data for the loop-up or loop-down code respec- tively.when the presence of the 00001 or 001 pattern is detected for more than 5 seconds, the status of the nlcd bit is set to 1 and if the nlcd interrupt is enabled, an interrupt is initiated.the host has the option to control the loop-back function manually. setting the nlcde1 = 1 and nlcde0 = 1 enables the automatic loop-code detection and remote loop-back acti- vation mode. as this mode is initiated, the state of the nlcd interface bit is reset to 0 and the chip is programmed to mon- itor the receive data for the loop-up code. if the 00001 pat- tern is detected for longer than 5 seconds, the nlcd bit is set 1, remote loop-back is activated and the chip is automati- cally programmed to monitor the receive data for the loop- down code. the nlcd bit stays set even after the chip stops receiving the loop-up code. the remote loop-back condition is removed when the chip receives the loop-down code for more than 5 seconds or if the automatic loop-code detection mode is terminated. r/w 0 d6 nlcde0_n network loop code detection enable bit 0: see description of d7 for function of this bit. r/w 0 nlcde1 nlcde0 0 0 0 1 1 0 1 1 function disable loop-code detection detect loop-up code in receive data detect loop-down code in receive data automatic loop-code detection
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 56 d5 codes_n encoding and decoding select: writing a 0 to this bits selects hdb3 or b8zs encoding and decoding for channel number n. writing 1 selects an ami coding scheme. this bit is only active when single rail mode is selected. r/w 0 d4 rxres1_n receive external resistor control pin 1: in host mode, this bit along with the rxres0_n bit selects the value of the exter- nal receive fixed resistor according to the following table; r/w 0 d3 rxres0_n receive external resistor control pin 0: for function of this bit see description of d4 the rxres1_n bit. r/w 0 d2 insbpv_n insert bipolar violation: when this bit transitions from 0 to 1, a bipolar violation is inserted in the transmitted data stream of the selected channel number n. bipolar violation can be inserted either in the qrss pattern, or input data when operating in single-rail mode. the state of this bit is sampled on the rising edge of the respective tclk_n. n ote : to ensure the insertion of a bipolar violation, a 0 should be written in this bit location before writing a 1. r/w 0 d1 insber_n insert bit error: with tdqrss enabled, when this bit transi- tions from 0 to 1, a bit error will be inserted in the transmit- ted qrss pattern of the selected channel number n. the state of this bit is sampled on the rising edge of the respective tclk_n. n ote : to ensure the insertion of bit error, a 0 should be written in this bit location before writing a 1. r/w 0 d0 tratio_n transformer ratio select: in the external termination mode, writing a 1 to this bit selects a transformer ratio of 1:2 for the transmitter. writing a 0 sets the transmitter transformer ratio to 1:2.45. in the internal termination mode the transmitter transformer ratio is permanently set to 1:2 and the state of this bit has no effect. r/w 0 t able 22: m icroprocessor r egister #3, b it d escription rxres1_n 0 0 required fixed external rx resistor no external fixed resistor 240 w rxres0_n 0 1 1 1 210 w 150 w 0 1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 57 t able 23: m icroprocessor r egister #4, b it d escription r egister a ddress 00000100 00010100 00100100 00110100 01000100 01010100 01100100 01110100 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved ro 0 d6 dmoie_n dmo interrupt enable: writing a 1 to this bit enables dmo interrupt generation, writing a 0 masks it. r/w 0 d5 flsie_n fifo limit status interrupt enable: writing a 1 to this bit enables interrupt generation when the fifo limit is within to 3 bits, writing a 0 to masks it. r/w 0 d4 lcvie_n line code violation interrupt enable: writing a 1 to this bit enables line code violation interrupt generation, writing a 0 masks it. r/w 0 d3 nlcdie_n network loop-code detection interrupt enable: writing a 1 to this bit enables network loop-code detection interrupt generation, writing a 0 masks it. r/w 0 d2 aisdie_n ais interrupt enable: writing a 1 to this bit enables alarm indication signal detection interrupt generation, writing a 0 masks it. r/w 0 d1 rlosie_n receive loss of signal interrupt enable: writing a 1 to this bit enables loss of receive signal interrupt generation, writing a 0 masks it. r/w 0 d0 qrpdie_n qrss pattern detection interrupt enable: writing a 1 to this bit enables qrss pattern detection interrupt generation, writing a 0 masks it. r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 58 t able 24: m icroprocessor r egister #5, b it d escription r egister a ddress 00000101 00010101 00100101 00110101 01000101 01010101 01100101 01110101 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved ro 0 d6 dmo_n driver monitor output: this bit is set to a 1 to indicate transmit driver failure is detected. the value of this bit is based on the current status of dmo for the corresponding channel. if the dmoie bit is enabled, any transition on this bit will gener- ate an interrupt. ro 0 d5 fls_n fifo limit status: this bit is set to a 1 to indicate that the jit- ter attenuator read/write fifo pointers are within +/- 3 bits. if the flsie bit is enabled, any transition on this bit will generate an interrupt. ro 0 d4 lcv_n line code violation: this bit is set to a 1 to indicate that the receiver of channel n is currently detecting a line code viola- tion or an excessive number of zeros in the b8zs or hdb3 modes. if the lcvie bit is enabled, any transition on this bit will generate an interrupt. ro 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 59 d3 nlcd_n network loop-code detection: this bit operates differently in the manual or the automatic network loop-code detection modes. in the manual loop-code detection mode, (nlcde1 = 0 and nlcde0 = 1 or nlcde1 = 1 and nlcde0 = 0) this bit gets set to 1 as soon as the loop-up (00001) or loop- down (001) code is detected in the receive data for longer than 5 seconds. the nlcd bit stays in the 1 state for as long as the chip detects the presence of the loop-code in the receive data and it is reset to 0 as soon as it stops receiving it. in this mode, if the nlcd interrupt is enabled, the chip will initiate an interrupt on every transition of the nlcd. when the automatic loop-code detection mode, (nlcde1 = 1 and nlcde0 =1) is initiated, the state of the nlcd interface bit is reset to 0 and the chip is programmed to mon- itor the receive input data for the loop-up code. this bit is set to a 1 to indicate that the network loop code is detected for more than 5 seconds. simultaneously the remote loop-back condition is automatically activated and the chip is pro- grammed to monitor the receive data for the network loop down code. the nlcd bit stays in the 1 state for as long as the remote loop-back condition is in effect even if the chip stops receiving the loop-up code. remote loop-back is removed if the chip detects the 001 pattern for longer than 5 seconds in the receive data.detecting the 001 pattern also results in resetting the nlcd interface bit and initiating an interrupt provided the nlcd interrupt enable bit is active. when programmed in automatic detection mode , the nlcd interface bit stays high for the entire time the remote loop-back is active and initiate an interrupt anytime the status of the nlcd bit changes. in this mode, the host can monitor the state of the nlcd bit to determine if the remote loop- back is activated. ro 0 d2 aisd_n alarm indication signal detect: this bit is set to a 1 to indi- cate all ones signal is detected by the receiver. the value of this bit is based on the current status of alarm indication signal detector of channel n. if the aisdie bit is enabled, any transi- tion on this bit will generate an interrupt. ro 0 d1 rlos_n receive loss of signal: this bit is set to a 1 to indicate that the receive input signal is lost. the value of this bit is based on the current status of the receive input signal of channel n. if the rlosie bit is enabled, any transition on this bit will generate an interrupt. ro 0 d0 qrpd_n quasi-random pattern detection: this bit is set to a 1 to indicate the receiver is currently in synchronization with qrss pattern. the value of this bit is based on the current status of quasi-random pattern detector of channel n. if the qrpdie bit is enabled, any transition on this bit will generate an interrupt. ro 0 t able 24: m icroprocessor r egister #5, b it d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 60 t able 25: m icroprocessor r egister #6, b it d escription r egister a ddress 00000110 00010110 00100110 00110110 01000110 01010110 01100110 01110110 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved ro 0 d6 dmois_n driver monitor output interrupt status: this bit is set to a 1 every time the dmo status has changed since last read. n ote : this bit is reset upon read. rur 0 d5 flsis_n fifo limit interrupt status: this bit is set to a 1 every time when fifo limit (read/write pointer with +/- 3 bits apart) sta- tus has changed since last read. n ote : this bit is reset upon read. rur 0 d4 lcvis_n line code violation interrupt status: this bit is set to a 1 every time when lcv status has changed since last read. n ote : this bit is reset upon read. rur 0 d3 nlcdis_n network loop-code detection interrupt status: this bit is set to a 1 every time when nlcd status has changed since last read. n ote : this bit is reset upon read. rur 0 d2 aisdis_n ais detection interrupt status: this bit is set to a 1 every time when aisd status has changed since last read. n ote : this bit is reset upon read. rur 0 d1 rlosis_n receive loss of signal interrupt status: this bit is set to a 1 every time rlos status has changed since last read. n ote : this bit is reset upon read. rur 0 d0 qrpdis_n quasi-random pattern detection interrupt status: this bit is set to a 1 every time when qrpd status has changed since last read. n ote : this bit is reset upon read. rur 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 61 t able 26: m icroprocessor r egister #7, b it d escription r egister a ddress 00000111 00010111 00100111 00110111 01000111 01010111 01100111 01110111 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved ro 0 d6 reserved ro 0 d5 clos5_n cable loss bit 5: clos[5:0]_n are the six bit receive selec- tive equalizer setting which is also a binary word that repre- sents the cable attenuation indication within 1db. clos5_n is the most significant bit (msb) and clos0_n is the least sig- nificant bit (lsb). ro 0 d4 clos4_n cable loss bit 4: see description of d5 for function of this bit. ro 0 d3 clos3_n cable loss bit 3: see description of d5 for function of this bit. ro 0 d2 clos2_n cable loss bit 2: see description of d5 for function of this bit. ro 0 d1 clos1_n cable loss bit 1: see description of d5 for function of this bit. ro 0 d0 clos0_n cable loss bit 0: see description of d5 for function of this bit. ro 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 62 t able 27: m icroprocessor r egister #8, b it d escription r egister a ddress 00001000 00011000 00101000 00111000 01001000 01011000 01101000 01111000 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s1_n - b0s1_n arbitrary transmit pulse shape, segment 1: the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time seg- ments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the first time segment. b6s1_n- b0s1_n is in signed magnitude format with b6s1_n as the sign bit and b0s1_n as the least significant bit (lsb). r/w 0 t able 28: m icroprocessor r egister #9, b it d escription r egister a ddress 00001001 00011001 00101001 00111001 01001001 01011001 01101001 01111001 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s2_n - b0s2_n arbitrary transmit pulse shape, segment 2 the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the second time segment. b6s2_n- b0s2_n is in signed magnitude format with b6s2_n as the sign bit and b0s2_n as the least significant bit (lsb). r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 63 t able 29: m icroprocessor r egister #10, b it d escription r egister a ddress 00001010 00011010 00101010 00111010 01001010 01011010 01101010 01111010 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s3_n - b0s3_n arbitrary transmit pulse shape, segment 3 the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the third time segment. b6s3_n- b0s3_n is in signed magnitude format with b6s3_n as the sign bit and b0s3_n as the least significant bit (lsb). r/w 0 t able 30: m icroprocessor r egister #11, b it d escription r egister a ddress 00001011 00011011 00101011 00111011 01001011 01011011 01101011 01111011 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s4_n - b0s4_n arbitrary transmit pulse shape, segment 4 the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the fourth time segment. b6s4_n- b0s4_n is in signed magnitude format with b6s4_n as the sign bit and b0s4_n as the least significant bit (lsb). r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 64 t able 31: m icroprocessor r egister #12, b it d escription r egister a ddress 00001100 00011100 00101100 00111100 01001100 01011100 01101100 01111100 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s5_n - b0s5_n arbitrary transmit pulse shape, segment 5 the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the fifth time segment. b6s5_n- b0s5_n is in signed magnitude format with b6s5_n as the sign bit and b0s5_n as the least significant bit (lsb). r/w 0 t able 32: m icroprocessor r egister #13, b it d escription r egister a ddress 00001101 00011101 00101101 00111101 01001101 01011101 01101101 01111101 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s6_n - b0s6_n arbitrary transmit pulse shape, segment 6 the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the sixth time segment. b6s6_n- b0s6_n is in signed magnitude format with b6s6_n as the sign bit and b0s6_n as the least significant bit (lsb). r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 65 t able 33: m icroprocessor r egister #14, b it d escription r egister a ddress 00001110 00011110 00101110 00111110 01001110 01011110 01101110 01111110 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s7_n - b0s7_n arbitrary transmit pulse shape, segment 7 the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the seventh time segment. b6s7_n-b0s7_n is in signed magnitude format with b6s7_n as the sign bit and b0s7_n as the least significant bit (lsb). r/w 0 t able 34: m icroprocessor r egister #15, b it d escription r egister a ddress 00001111 00011111 00101111 00111111 01001111 01011111 01101111 01111111 c hannel _n c hannel _0 c hannel _1 c hannel _2 c hannel _3 c hannel _4 c hannel _5 c hannel _6 c hannel _7 f unction r egister t ype r eset v alue b it #n ame d7 reserved r/w 0 d6-d0 b6s8_n - b0s8_n arbitrary transmit pulse shape, segment 8 the shape of each channel's transmitted pulse can be made independently user programmable by selecting arbitrary pulse mode in ta b l e 5 . the arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of mclk. this 7 bit number represents the amplitude of the nth chan- nel's arbitrary pulse during the eighth time segment. b6s8_n- b0s8_n is in signed magnitude format with b6s8_n as the sign bit and b0s8_n as the least significant bit (lsb). r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 66 t able 35: m icroprocessor r egister #128, b it d escription r egister a ddress 10000000 n ame f unction r egister t ype r eset v alue b it # d7 sr/dr single-rail/dual-rail select: writing a 1 to this bit configures all 8 channels in the XRT83SL38 to operate in the single-rail mode. writing a 0 configures the XRT83SL38 to operate in dual-rail mode. r/w 0 d6 ataos automatic transmit all ones upon rlos: writing a 1 to this bit enables the automatic transmission of all "ones" data to the line for the channel that detects an rlos condition. writing a 0 disables this feature. r/w 0 d5 rclke receive clock edge: writing a 1 to this bit selects receive output data of all channels to be updated on the negative edge of rclk. wring a 0 selects data to be updated on the positive edge of rclk. r/w 0 d4 tclke transmit clock edge: writing a 0 to this bit selects transmit data at tpos_n/tdata_n and tneg_n/codes_n of all channels to be sampled on the falling edge of tclk_n. writing a 1 selects the rising edge of the tclk_n for sam- pling. r/w 0 d3 datap data polarity: writing a 0 to this bit selects transmit input and receive output data of all channels to be active high. writing a 1 selects an active low state. r/w 0 d2 reserved 0 d1 gie global interrupt enable: writing a 1 to this bit globally enables interrupt generation for all channels. writing a 0 disables interrupt generation. r/w 0 d0 sreset software reset m p registers: writing a 1 to this bit longer than 10s initiates a device reset through the microprocessor interface. all internal circuits are placed in the reset state with this bit set to a 1 except the microprocessor register bits. r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 67 clock select register the input clock source is used to generate all the necessary clock references internally to the liu. the microprocessor timing is derived from a pll output which is chosen by programming the clock select bits and the master clock rate in register 0x81h. therefore, if the clock selection bits or the mclrate bit are being programmed, the frequency of the pll output will be adjusted accordingly. during this adjustment, it is important to "not" write to any other bit location within the same register while selecting the input/output clock frequency. for best results, register 0x81h can be broken down into two sub-registers with the msb being bits d[7:3] and the lsb being bits d[2:0] as shown in figure 23. note: bit d[7] is a reserved bit. f igure 23. r egister 0 x 81 h s ub r egisters programming examples: example 1: changing bits d[7:3] if bits d[7:3] are the only values within the register that will change in a write process, the microprocessor only needs to initiate one write operation. example 2: changing bits d[2:0] if bits d[2:0] are the only values within the register that will change in a write process, the microprocessor only needs to initiate one write operation. example 3: changing bits within the msb and lsb in this scenario, one must initiate two write operations such that the msb and lsb do not change within one write cycle. it is recommended that the msb and lsb be treated as two independent sub-registers. one can either change the clock selection (msb) and then change bits d[2:0] (lsb) on the second write, or vice- versa. no order or sequence is necessary. d0 d1 d2 d3 d4 d5 d6 d7 msb lsb clock selection bits exlos, ict
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 68 t able 36: m icroprocessor r egister #129, b it d escription r egister a ddress 10000001 n ame f unction r egister t ype r eset v alue b it # d7 reserved r/w 0 d6 clksel2 clock select inputs for master clock synthesizer bit 2: in host mode, clksel[2:0] are input signals to a programma- ble frequency synthesizer that can be used to generate a mas- ter clock from an external accurate clock source according to the following table; in hardware mode, the state of these signals are ignored and the master frequency pll is controlled by the corresponding hardware pins. r/w 0 d5 clksel1 clock select inputs for master clock synthesizer bit 1: see description of bit d6 for function of this bit. r/w 0 d4 clksel0 clock select inputs for master clock synthesizer bit 0: see description of bit d6 for function of this bit. r/w 0 d3 mclkrate master clock rate select: the state of this bit programs the master clock synthesizer to generate the t1/j1 or e1 clock. the master clock synthesizer will generate the e1 clock when mclkrate = 0, and the t1/j1 clock when mclkrate = 1. r/w 0 d2 rxmute receive output mute: writing a 1 to this bit, mutes receive outputs at rpos/rdata and rneg/lcv pins to a 0 state for any channel that detects an rlos condition. n ote : rclk is not muted. r/w 0 2048 2048 2048 1544 mclke1 khz 8 16 16 56 8 56 64 64 128 256 256 128 2048 2048 1544 1544 mclkt1 khz 1544 x x x 1544 x x x x x x x 2048 1544 2048 clkout/ khz 1544 2048 1544 2048 1544 2048 1544 2048 1544 2048 1544 2048 1544 0 0 1 1 clksel0 0 1 1 0 0 0 1 1 0 1 1 0 0 0 0 0 clksel1 1 1 1 0 1 0 0 0 1 1 1 1 0 0 0 0 clksel2 0 0 0 1 0 1 1 1 1 1 1 1 0 1 0 0 0 0 1544 2048 x x 2048 1544 0 1 0 1 mclkrate 1 0 1 0 0 1 0 1 1 0 1 0 0 1
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 69 d1 exlos extended los: writing a 1 to this bit extends the number of zeros at the receive input of each channel before rlos is declared to 4096 bits. writing a 0 reverts to the normal mode (175+75 bits for t1 and 32 bits for e1). r/w 0 d0 ict in-circuit-testing: writing a 1 to this bit configures all the output pins of the chip in high impedance mode for in-circuit- testing. setting the ict bit to 1 is equivalent to connecting the hardware ict pin 88 to ground. r/w 0 t able 37: m icroprocessor r egister #130, b it d escription r egister a ddress 10000010 n ame f unction r egister t ype r eset v alue b it # d7 txoncntl transmit on control: in host mode, setting this bit to 1 transfers the control of the transmit on/off function to the txon_n hardware control pins. n ote : this provides a faster on/off capability for redundancy application. r/w 0 d6 tercntl termination control. in host mode, setting this bit to 1 transfers the control of the rxtsel to the rxtsel hardware control pin. n ote : this provides a faster on/off capability for redundancy application. r/w 0 d5-d4 reserved t able 36: m icroprocessor r egister #129, b it d escription
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 70 d3 monitor_3 protected monitoring: with protected monitoring enabled, the receiver 7 inputs at rtip_7 and rring_7 are internally connected to one of the other seven transmit and receive channels.receiver 7 recovers the input data and clock and output them to rpos_7/rneg_7 and rclk_7 respectively. in addition, the data to be monitored can be routed to ttip_7 and tring_7 by means of activating remote loop-back for chan- nel 7. with monitor_[3:0] bits set to 0, the protected monitoring feature is disabled and the XRT83SL38 is configured as an octal line transceiver. protected monitoring channel select r/w 0 d2 monitor_2 protected monitoring: see description for monitor_3 r/w 0 d1 monitor_1 protected monitoring: see description for monitor_3 r/w 0 d0 monitor_0 protected monitoring: see description for monitor_3 r/w 0 t able 37: m icroprocessor r egister #130, b it d escription monitor_3 selection 0 0 0 0 no monitoring 0 0 0 1 receiver 0 0 0 1 0 receiver 1 0 0 1 1 receiver 2 0 1 0 0 receiver 3 0 1 0 1 receiver 4 0 1 1 0 receiver 5 0 1 1 1 receiver 6 1 0 0 0 no monitoring 1 0 0 1 transmitter 0 1 0 1 0 transmitter 1 1 0 1 1 transmitter 2 1 1 0 0 transmitter 3 1 1 0 1 transmitter 4 1 1 1 0 transmitter 5 1 1 1 1 transmitter 6 monitor_2 monitor_1 monitor_0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 71 t able 38: m icroprocessor r egister #131, b it d escription r egister a ddress 10000000 n ame f unction r egister t ype r eset v alue b it # d7 gauge1 wire gauge selector bit 1: this bit together with bit d6 are used to select wire gauge size as shown in the table below. r/w 0 d6 gauge0 wire gauge selector bit 0: see bit d7. r/w 0 d5 reserved r/w 0 d4 reserved r/w 0 d3 sl_1 slicer level control bit 1: this bit and bit d2 control the slic- ing level for the slicer per the following table. r/w 0 d2 sl_0 slicer level control bit 0: see description bit d3. r/w 0 d1 eqg_1 equalizer gain control bit 1: this bit together with bit d0 control the gain of the equalizer as shown in the table below. r/w 0 d0 eqg_0 equalizer gain control bit 0: see description of bit d1 r/w 0 gauge1 0 1 1 0 gauge0 0 1 0 1 wire size 22 and 24 gauge 26 gauge 24 gauge 22 gauge sl_1 sl_0 0 0 0 1 1 0 1 1 slicer mode normal decrease by 5% from normal increase by 5% from normal normal eqg_1 eqg_0 0 0 0 1 1 0 1 1 equalizer gain normal reduce gain by 1 db reduce gain by 3 db normal
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 72 t able 39: m icroprocessor r egister #192, b it d escription r egister a ddress 11000000 n ame f unction r egister t ype r eset v alue b it # d[7:1] reserved these register bits are not used. r/w 0 d0 e1arben e1 arbitrary pulse enable this bit is used to enable the arbitrary pulse generators for shaping the transmit pulse shape when e1 mode is selected. if this bit is set to "1", all 8 channels will be configured for the arbitrary mode. however, each channel is individually con- trolled by programming the channel registers 0xn8 through 0xnf, where n is the number of the channel. "0" = disabled (normal e1 pulse shape itu g.703) "1" = arbitrary pulse enabled r/w 0
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 73 electrical characteristics t able 40: a bsolute m aximum r atings storage temperature...................-65c to + 150c operating temperature.............-40c to + 85c supply voltage..........................-0.5v to + 3.8v v in .................................................-0.5v to + 5.5v t able 41: dc d igital i nput and o utput e lectrical c haracteristics vdd=3.3v5%, t a =25c, unless otherwise specified p arameter s ymbol m in .t yp .m ax .u nits power supply voltage vdd 3.13 3.3 3.46 v input high voltage v ih 2.0 - 5.0 v input low voltage v il -0.5 - 0.8 v output high voltage @ ioh = 2.0ma v oh 2.4 - - v output low voltage @iol = 2ma. v ol --0.4v input leakage current (except input pins with pull-up or pull- down resistor). i l -- 10 m a input capacitance c i -5.0- pf output load capacitance c l - - 25 pf t able 42: XRT83SL38 p ower c onsumption (vdd=3.3v5%, t a =25c unless otherwise specified) m ode s upply v oltage i mpedance termination r esistor t ransformer r atio t yp .m ax .u nit t est c onditions r eceiver t ransmitter e1 3.3v 75 w 6.2 w 1:1 1:2.45 935 1340 mw mw 50% 1s 100% 1s e1 3.3v 75 w 9.1 w 1:1 1:2 910 1140 mw mw 50% 1s 100% 1s e1 3.3v 120 w 6.2 w 1:1 1:2.45 825 875 mw mw 50% 1s 100% 1s e1 3.3v 120 w 9.1 w 1:1 1:2 760 800 mw mw 50% 1s 100% 1s t1 3.3v 100 w 3 w 1:1 1:2.45 1310 1870 mw mw 50% 1s 100% 1s
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 74 t1 3.3v 100 w 3 w 1:1 1:2 1490 2090 mw mw 50% 1s 100% 1s --- 3.3v --- --- --- --- 430 mw all transmitters off t able 43: e1 r eceiver e lectrical c haracteristics (vdd=3.3v5%, t a = -40 to 85c, unless otherwise specified ) p arameter m in . t yp . m ax . u nit t est c onditions receiver loss of signal: number of consecutive zeros before rlos is set input signal level at rlos rlos de-asserted 15 12.5 32 20 db % ones cable attenuation @1024khz itu-g.775, etsi 300 233 input impedance 13 k w input jitter tolerance: 1 hz 10khz-100khz 37 0.2 uipp uipp itu g.823 recovered clock jitter transfer corner frequency peaking amplitude -36 - 0.5 khz db itu g.736 jitter attenuator corner fre- quency (-3db curve) (jabw=0) (jabw=1) -10 1.5 -hz hz itu g.736 return loss: 51khz - 102khz 102khz - 2048khz 2048khz - 3072khz 14 20 16 --db db db itu-g.703 t able 42: XRT83SL38 p ower c onsumption (vdd=3.3v5%, t a =25c unless otherwise specified) m ode s upply v oltage i mpedance termination r esistor t ransformer r atio t yp .m ax .u nit t est c onditions r eceiver t ransmitter
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 75 t able 44: t1 r eceiver e lectrical c haracteristics vdd=3.3v5%, t a =-40 to 85c, unless otherwise specified p arameter m in .t yp .m ax .u nit t est c onditions receiver loss of signal: number of consecutive zeros before rlos is set input signal level at rlos rlos clear 160 15 12.5 175 20 - 190 - - db % ones cable attenuation @772khz itu-g.775, etsi 300 233 input impedance 13 - k w jitter tolerance: 1hz 10khz - 100khz 138 0.4 - - - - uipp at&t pub 62411 recovered clock jitter transfer corner frequency peaking amplitude - - 9.8 - 0.1 khz db tr-tsy-000499 jitter attenuator corner fre- quency (-3db curve) - 6 -hz at&t pub 62411 return loss: 51khz - 102khz 102khz - 2048khz 2048khz - 3072khz - - - 20 25 25 - - - db db db t able 45: e1 t ransmit r eturn l oss r equirement f requency r eturn l oss g.703/ch-ptt ets 300166 51-102khz 8db 6db 102-2048khz 14db 8db 2048-3072khz 10db 8db
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 76 t able 46: e1 t ransmitter e lectrical c haracteristics vdd=3.3v5%, t a =-40 to 85c, unless otherwise specified p arameter m in .t yp .m ax .u nit t est c onditions ami output pulse amplitude: 75 w application 120 w application 2.13 2.70 2.37 3.00 2.60 3.30 v v transformer with 1:2 ratio and 9.1 w resistor in series with each end of pri- mary. output pulse width 224 244 264 ns output pulse width ratio 0.95 - 1.05 - itu-g.703 output pulse amplitude ratio 0.95 - 1.05 - itu-g.703 jitter added by the transmitter out- put - 0.025 0.05 uipp broad band with jitter free tclk applied to the input. output return loss: 51khz -102khz 102khz-2048khz 2048khz-3072khz 8 14 10 - - - - - - db db db etsi 300 166, chptt t able 47: t1 t ransmitter e lectrical c haracteristics vdd=3.3v5%, t a =-40 to 85c, unless otherwise specified p arameter m in .t yp .m ax .u nit t est c onditions ami output pulse amplitude: 2.4 3.0 3.60 v use transformer with 1:2.45 ratio and measured at dsx-1 output pulse width 338 350 362 ns ansi t1.102 output pulse width imbalance - - 20 - ansi t1.102 output pulse amplitude imbalance --+ 200 mv ansi t1.102 jitter added by the transmitter out- put - 0.025 0.05 uipp broad band with jitter free tclk applied to the input. output return loss: 51khz -102khz 102khz-2048khz 2048khz-3072khz - - - 15 15 15 - - - db db db
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 77 f igure 24. itu g.703 p ulse t emplate t able 48: t ransmit p ulse m ask s pecification test load impedance 75 w resistive (coax) 120 w resistive (twisted pair) nominal peak voltage of a mark 2.37v 3.0v peak voltage of a space (no mark) 0 + 0.237v 0 + 0.3v nominal pulse width 244ns 244ns ratio of positive and negative pulses imbalance 0.95 to 1.05 0.95 to 1.05 10% 10% 10% 10% 10% 10% 269 ns (244 + 25) 194 ns (244 C50) 244 ns 219 ns (244 C 25) 488 ns (244 + 244) 0% 50% 20% v = 100% nominal pulse note C v corresponds to the nominal peak value. 20% 20%
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 78 f igure 25. dsx-1 p ulse t emplate ( normalized amplitude ) t able 49: dsx1 i nterface i solated pulse mask and corner points m inimum curve m aximum curve t ime (ui) n ormalized amplitude t ime (ui) n ormalized amplitude -0.77 -.05v -0.77 .05v -0.23 -.05v -0.39 .05v -0.23 0.5v -0.27 .8v -0.15 0.95v -0.27 1.15v 0.0 0.95v -0.12 1.15v 0.15 0.9v 0.0 1.05v 0.23 0.5v 0.27 1.05v 0.23 -0.45v 0.35 -0.07v 0.46 -0.45v 0.93 0.05v 0.66 -0.2v 1.16 0.05v 0.93 -0.05v 1.16 -0.05v
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 79 t able 50: ac e lectrical c haracteristics vdd=3.3v5%, t a =25c, unless otherwise specified p arameter s ymbol m in .t yp .m ax .u nits e1 mclk clock frequency - 2.048 mhz t1 mclk clock frequency - 1.544 mhz mclk clock duty cycle 40 - 60 % mclk clock tolerance - 50 - ppm tclk duty cycle t cdu 30 50 70 % transmit data setup time t su 50 - - ns transmit data hold time t ho 30 - - ns tclk rise time(10%/90%) tclk r - - 40 ns tclk fall time(90%/10%) tclk f - - 40 ns rclk duty cycle r cdu 45 50 55 % receive data setup time r su 150 - - ns receive data hold time r ho 150 - - ns rclk to data delay r dy - - 40 ns rclk rise time(10% to 90%) with 25pf loading. rclk r - - 40 ns rclk fall time(90% to 10%) with 25pf loading. rclk f 40 ns f igure 26. t ransmit c lock and i nput d ata t iming tclk r tclk f tclk tpos/tdata or tneg t su t ho
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 80 f igure 27. r eceive c lock and o utput d ata t iming rclk r rclk f rclk rpos or rneg r dy r ho
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 81 microprocessor interface i/o timing i ntel i nterface t iming - a synchronous the signals used for the intel microprocessor interface are: address latch enable (ale), read enable (rd ), write enable (wr ), chip select (cs ), address and data bits. the microprocessor interface uses minimum ex- ternal glue logic and is compatible with the timings of the 8051 or 80c188 with an 8-16 mhz clock frequency, and with the timings of x86 or i960 family or microprocessors. the interface timing shown in figure 28 and figure 30 is described in table 51 . f igure 28. i ntel a synchronous p rogrammed i/o i nterface t iming t able 51: a synchronous m ode 1 - i ntel 8051 and 80188 i nterface t iming s ymbol p arameter m in m ax u nits t 0 valid address to cs falling edge 0 - ns t 1 cs falling edge to rd assert 65 - ns t 2 rd assert to rdy assert - 50 ns na rd pulse width (t2) 50 - ns t 3 cs falling edge to wr assert 65 - ns t 4 wr assert to rdy assert - 50 ns na wr pulse width (t2) 50 - ns t 5 cs falling edge to as falling edge 0 - ns reset pulse width - both motorola and intel operations (see figure 30 ) t 9 reset pulse width 30 addr[6:0] data[7:0] rd_ds wr_r/w rdy_dtack valid data for readback data available to write into the liu read operation write operation t 0 t 0 t 1 t 3 t 2 t 4 valid address valid address t 5 t 5 ale_as cs
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 82 m otorola a sychronous i nterface t iming the signals used in the motorola microprocessor interface mode are: address strobe (as), data strobe (ds ), read/write enable (r/w ), chip select (cs ), address and data bits. the interface is compatible with the timing of a motorola 68000 microprocessor family with up to 16.67 mhz clock frequency. the interface timing is shown in figure 29 and figure 30 . the i/o specifications are shown in table 52 . f igure 29. m otorola 68k a synchronous p rogrammed i/o i nterface t iming t able 52: a synchronous - m otorola 68k - i nterface t iming s pecification s ymbol p arameter m in m ax u nits t 0 valid address to cs falling edge 0 - ns t 1 cs falling edge to ds assert 65 - ns t 2 ds assert to dtack assert - 50 ns na ds pulse width (t2) 50 - ns t 3 cs falling edge to as falling edge 0 - ns reset pulse width - both motorola and intel operations (see figure 30 ) t 9 reset pulse width 30 f igure 30. m icroprocessor i nterface t iming - r eset p ulse w idth cs addr[6:0] data[7:0] rd_ds wr_r/w rdy_dtack valid data for readback data available to write into the liu read operation write operation t 0 t 0 t 1 t 2 valid address valid address t 3 t 3 t 1 t 2 ale_as reset t 9
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 83 package dimensions 208 lead tqfp (28 x 28 x 1.4mm) note: the control dimension is the millimeter column inches millimeters symbol min max min max a 0.055 0.063 1.40 1.60 a 1 0.002 0.006 0.05 0.15 a 2 0.053 0.057 1.35 1.45 b 0.007 0.011 0.17 0.27 c 0.004 0.008 0.09 0.20 d 1.173 1.189 29.80 30.20 d 1 1.098 1.106 27.90 28.10 e 0.0197 bsc 0.50 bsc l 0.018 0.030 0.45 0.75 a0 7 0 7 156 105 104 53 1 52 157 208 d d 1 d d 1 e a l c a 2 a 1 a seating plane b
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 84 225 ball plastic ball grid array (bottom view) (19.0 x 19.0 x 1.0mm) 1 2 4 3 7 86 5 17 16 14 15 12 13 11 10 9 18 a b c d e f g h j k l m n p r t u v d d1 d d1 a1 feature / mark d2 a a1 a2 a3 e b (a1 corner feature is mfger option) seating plane symbol min max min max a 0.049 0.096 1.24 2.45 a1 0.016 0.024 0.40 0.60 a2 0.013 0.024 0.32 0.60 a3 0.020 0.048 0.52 1.22 d 0.740 0.756 18.80 19.20 d1 0.669 bsc 17.00 bsc d2 0.665 0.669 16.90 17.00 b 0.020 0.028 0.50 0.70 e 0.039 bsc 1.00 bsc inches millimeters note: the control dimension is in millimeter.
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator rev. p1.1.0 preliminary 85 ordering information revisions p art n umber p ackage o perating t emperature r ange XRT83SL38iv 208 pin tqfp(28 x 28 x 1.4 mm) -40 c to +85 c XRT83SL38ib 225 ball bga -40 c to +85 c r ev #d escription p1.0.0 initial data sheet p101 edits p102 reformatted columns. p1.0.3 corrected microprocessor timing information and edited redundancy section. p1.0.4 made edits to rlos section. table 4, eqc4 and eqc3 changed. rx transformer changed from 2:1 to 1:1. removed references to 1:2.42 transformer ratio. p1.0.5 definition of txon_n pin changed. added detailed explanation of los operation. added description of arbitrary pulse. added description of the operation of the tratio bit. added description of gap clock sup- port. p1.0.6 changed issue date to november 2002. corrected bga pinout. p1.0.7 swapped the function of pts1 and pts2. replaced processor timing diagrams and timing information, (figures 27 and 28 -- tables 50 and 51). p1.0.8 removed ext_vcm_[0-7] and made them no connect pins. mclkt1 changed to pin k1, tgnd_0 changed to pin d3 and d3 made nc. sr_dr moved to pin k4. p1.0.9 added rxon_n to bit 5 control register 0. p1.1.0 added new e1 arbitrary pulse feature. added description to the global registers.
XRT83SL38 octal t1/e1/j1 sh transceiver with clock recovery and jitter attenuator preliminary rev. p1.1.0 86 notice exar corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. exar corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. charts and schedules contained here in are only for illustration purposes and may vary depending upon a users specific application. while the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. exar corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. products are not authorized for use in such applications unless exar corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of exar corporation is adequately protected under the circumstances. copyright 2003 exar corporation datasheet october 2003. notes:


▲Up To Search▲   

 
Price & Availability of XRT83SL38

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X